avr32: Clean up and optimize the TLB operations
[linux/fpc-iii.git] / drivers / net / igb / e1000_regs.h
blobff187b73c69e7b53346156f9d40581f92df7e310
1 /*******************************************************************************
3 Intel(R) Gigabit Ethernet Linux driver
4 Copyright(c) 2007 Intel Corporation.
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *******************************************************************************/
28 #ifndef _E1000_REGS_H_
29 #define _E1000_REGS_H_
31 #define E1000_CTRL 0x00000 /* Device Control - RW */
32 #define E1000_STATUS 0x00008 /* Device Status - RO */
33 #define E1000_EECD 0x00010 /* EEPROM/Flash Control - RW */
34 #define E1000_EERD 0x00014 /* EEPROM Read - RW */
35 #define E1000_CTRL_EXT 0x00018 /* Extended Device Control - RW */
36 #define E1000_MDIC 0x00020 /* MDI Control - RW */
37 #define E1000_SCTL 0x00024 /* SerDes Control - RW */
38 #define E1000_FCAL 0x00028 /* Flow Control Address Low - RW */
39 #define E1000_FCAH 0x0002C /* Flow Control Address High -RW */
40 #define E1000_FCT 0x00030 /* Flow Control Type - RW */
41 #define E1000_CONNSW 0x00034 /* Copper/Fiber switch control - RW */
42 #define E1000_VET 0x00038 /* VLAN Ether Type - RW */
43 #define E1000_ICR 0x000C0 /* Interrupt Cause Read - R/clr */
44 #define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */
45 #define E1000_ICS 0x000C8 /* Interrupt Cause Set - WO */
46 #define E1000_IMS 0x000D0 /* Interrupt Mask Set - RW */
47 #define E1000_IMC 0x000D8 /* Interrupt Mask Clear - WO */
48 #define E1000_IAM 0x000E0 /* Interrupt Acknowledge Auto Mask */
49 #define E1000_RCTL 0x00100 /* RX Control - RW */
50 #define E1000_FCTTV 0x00170 /* Flow Control Transmit Timer Value - RW */
51 #define E1000_TXCW 0x00178 /* TX Configuration Word - RW */
52 #define E1000_EICR 0x01580 /* Ext. Interrupt Cause Read - R/clr */
53 #define E1000_EITR(_n) (0x01680 + (0x4 * (_n)))
54 #define E1000_EICS 0x01520 /* Ext. Interrupt Cause Set - W0 */
55 #define E1000_EIMS 0x01524 /* Ext. Interrupt Mask Set/Read - RW */
56 #define E1000_EIMC 0x01528 /* Ext. Interrupt Mask Clear - WO */
57 #define E1000_EIAC 0x0152C /* Ext. Interrupt Auto Clear - RW */
58 #define E1000_EIAM 0x01530 /* Ext. Interrupt Ack Auto Clear Mask - RW */
59 #define E1000_TCTL 0x00400 /* TX Control - RW */
60 #define E1000_TCTL_EXT 0x00404 /* Extended TX Control - RW */
61 #define E1000_TIPG 0x00410 /* TX Inter-packet gap -RW */
62 #define E1000_AIT 0x00458 /* Adaptive Interframe Spacing Throttle - RW */
63 #define E1000_LEDCTL 0x00E00 /* LED Control - RW */
64 #define E1000_PBA 0x01000 /* Packet Buffer Allocation - RW */
65 #define E1000_PBS 0x01008 /* Packet Buffer Size */
66 #define E1000_EEMNGCTL 0x01010 /* MNG EEprom Control */
67 #define E1000_EEWR 0x0102C /* EEPROM Write Register - RW */
68 #define E1000_I2CCMD 0x01028 /* SFPI2C Command Register - RW */
69 #define E1000_FRTIMER 0x01048 /* Free Running Timer - RW */
70 #define E1000_TCPTIMER 0x0104C /* TCP Timer - RW */
71 #define E1000_FCRTL 0x02160 /* Flow Control Receive Threshold Low - RW */
72 #define E1000_FCRTH 0x02168 /* Flow Control Receive Threshold High - RW */
73 #define E1000_RDFPCQ(_n) (0x02430 + (0x4 * (_n)))
74 #define E1000_FCRTV 0x02460 /* Flow Control Refresh Timer Value - RW */
75 /* Split and Replication RX Control - RW */
77 * Convenience macros
79 * Note: "_n" is the queue number of the register to be written to.
81 * Example usage:
82 * E1000_RDBAL_REG(current_rx_queue)
84 #define E1000_RDBAL(_n) ((_n) < 4 ? (0x02800 + ((_n) * 0x100)) \
85 : (0x0C000 + ((_n) * 0x40)))
86 #define E1000_RDBAH(_n) ((_n) < 4 ? (0x02804 + ((_n) * 0x100)) \
87 : (0x0C004 + ((_n) * 0x40)))
88 #define E1000_RDLEN(_n) ((_n) < 4 ? (0x02808 + ((_n) * 0x100)) \
89 : (0x0C008 + ((_n) * 0x40)))
90 #define E1000_SRRCTL(_n) ((_n) < 4 ? (0x0280C + ((_n) * 0x100)) \
91 : (0x0C00C + ((_n) * 0x40)))
92 #define E1000_RDH(_n) ((_n) < 4 ? (0x02810 + ((_n) * 0x100)) \
93 : (0x0C010 + ((_n) * 0x40)))
94 #define E1000_RDT(_n) ((_n) < 4 ? (0x02818 + ((_n) * 0x100)) \
95 : (0x0C018 + ((_n) * 0x40)))
96 #define E1000_RXDCTL(_n) ((_n) < 4 ? (0x02828 + ((_n) * 0x100)) \
97 : (0x0C028 + ((_n) * 0x40)))
98 #define E1000_TDBAL(_n) ((_n) < 4 ? (0x03800 + ((_n) * 0x100)) \
99 : (0x0E000 + ((_n) * 0x40)))
100 #define E1000_TDBAH(_n) ((_n) < 4 ? (0x03804 + ((_n) * 0x100)) \
101 : (0x0E004 + ((_n) * 0x40)))
102 #define E1000_TDLEN(_n) ((_n) < 4 ? (0x03808 + ((_n) * 0x100)) \
103 : (0x0E008 + ((_n) * 0x40)))
104 #define E1000_TDH(_n) ((_n) < 4 ? (0x03810 + ((_n) * 0x100)) \
105 : (0x0E010 + ((_n) * 0x40)))
106 #define E1000_TDT(_n) ((_n) < 4 ? (0x03818 + ((_n) * 0x100)) \
107 : (0x0E018 + ((_n) * 0x40)))
108 #define E1000_TXDCTL(_n) ((_n) < 4 ? (0x03828 + ((_n) * 0x100)) \
109 : (0x0E028 + ((_n) * 0x40)))
110 #define E1000_TARC(_n) (0x03840 + (_n << 8))
111 #define E1000_DCA_TXCTRL(_n) (0x03814 + (_n << 8))
112 #define E1000_DCA_RXCTRL(_n) (0x02814 + (_n << 8))
113 #define E1000_TDWBAL(_n) ((_n) < 4 ? (0x03838 + ((_n) * 0x100)) \
114 : (0x0E038 + ((_n) * 0x40)))
115 #define E1000_TDWBAH(_n) ((_n) < 4 ? (0x0383C + ((_n) * 0x100)) \
116 : (0x0E03C + ((_n) * 0x40)))
117 #define E1000_TDFH 0x03410 /* TX Data FIFO Head - RW */
118 #define E1000_TDFT 0x03418 /* TX Data FIFO Tail - RW */
119 #define E1000_TDFHS 0x03420 /* TX Data FIFO Head Saved - RW */
120 #define E1000_TDFPC 0x03430 /* TX Data FIFO Packet Count - RW */
121 #define E1000_DTXCTL 0x03590 /* DMA TX Control - RW */
122 #define E1000_CRCERRS 0x04000 /* CRC Error Count - R/clr */
123 #define E1000_ALGNERRC 0x04004 /* Alignment Error Count - R/clr */
124 #define E1000_SYMERRS 0x04008 /* Symbol Error Count - R/clr */
125 #define E1000_RXERRC 0x0400C /* Receive Error Count - R/clr */
126 #define E1000_MPC 0x04010 /* Missed Packet Count - R/clr */
127 #define E1000_SCC 0x04014 /* Single Collision Count - R/clr */
128 #define E1000_ECOL 0x04018 /* Excessive Collision Count - R/clr */
129 #define E1000_MCC 0x0401C /* Multiple Collision Count - R/clr */
130 #define E1000_LATECOL 0x04020 /* Late Collision Count - R/clr */
131 #define E1000_COLC 0x04028 /* Collision Count - R/clr */
132 #define E1000_DC 0x04030 /* Defer Count - R/clr */
133 #define E1000_TNCRS 0x04034 /* TX-No CRS - R/clr */
134 #define E1000_SEC 0x04038 /* Sequence Error Count - R/clr */
135 #define E1000_CEXTERR 0x0403C /* Carrier Extension Error Count - R/clr */
136 #define E1000_RLEC 0x04040 /* Receive Length Error Count - R/clr */
137 #define E1000_XONRXC 0x04048 /* XON RX Count - R/clr */
138 #define E1000_XONTXC 0x0404C /* XON TX Count - R/clr */
139 #define E1000_XOFFRXC 0x04050 /* XOFF RX Count - R/clr */
140 #define E1000_XOFFTXC 0x04054 /* XOFF TX Count - R/clr */
141 #define E1000_FCRUC 0x04058 /* Flow Control RX Unsupported Count- R/clr */
142 #define E1000_PRC64 0x0405C /* Packets RX (64 bytes) - R/clr */
143 #define E1000_PRC127 0x04060 /* Packets RX (65-127 bytes) - R/clr */
144 #define E1000_PRC255 0x04064 /* Packets RX (128-255 bytes) - R/clr */
145 #define E1000_PRC511 0x04068 /* Packets RX (255-511 bytes) - R/clr */
146 #define E1000_PRC1023 0x0406C /* Packets RX (512-1023 bytes) - R/clr */
147 #define E1000_PRC1522 0x04070 /* Packets RX (1024-1522 bytes) - R/clr */
148 #define E1000_GPRC 0x04074 /* Good Packets RX Count - R/clr */
149 #define E1000_BPRC 0x04078 /* Broadcast Packets RX Count - R/clr */
150 #define E1000_MPRC 0x0407C /* Multicast Packets RX Count - R/clr */
151 #define E1000_GPTC 0x04080 /* Good Packets TX Count - R/clr */
152 #define E1000_GORCL 0x04088 /* Good Octets RX Count Low - R/clr */
153 #define E1000_GORCH 0x0408C /* Good Octets RX Count High - R/clr */
154 #define E1000_GOTCL 0x04090 /* Good Octets TX Count Low - R/clr */
155 #define E1000_GOTCH 0x04094 /* Good Octets TX Count High - R/clr */
156 #define E1000_RNBC 0x040A0 /* RX No Buffers Count - R/clr */
157 #define E1000_RUC 0x040A4 /* RX Undersize Count - R/clr */
158 #define E1000_RFC 0x040A8 /* RX Fragment Count - R/clr */
159 #define E1000_ROC 0x040AC /* RX Oversize Count - R/clr */
160 #define E1000_RJC 0x040B0 /* RX Jabber Count - R/clr */
161 #define E1000_MGTPRC 0x040B4 /* Management Packets RX Count - R/clr */
162 #define E1000_MGTPDC 0x040B8 /* Management Packets Dropped Count - R/clr */
163 #define E1000_MGTPTC 0x040BC /* Management Packets TX Count - R/clr */
164 #define E1000_TORL 0x040C0 /* Total Octets RX Low - R/clr */
165 #define E1000_TORH 0x040C4 /* Total Octets RX High - R/clr */
166 #define E1000_TOTL 0x040C8 /* Total Octets TX Low - R/clr */
167 #define E1000_TOTH 0x040CC /* Total Octets TX High - R/clr */
168 #define E1000_TPR 0x040D0 /* Total Packets RX - R/clr */
169 #define E1000_TPT 0x040D4 /* Total Packets TX - R/clr */
170 #define E1000_PTC64 0x040D8 /* Packets TX (64 bytes) - R/clr */
171 #define E1000_PTC127 0x040DC /* Packets TX (65-127 bytes) - R/clr */
172 #define E1000_PTC255 0x040E0 /* Packets TX (128-255 bytes) - R/clr */
173 #define E1000_PTC511 0x040E4 /* Packets TX (256-511 bytes) - R/clr */
174 #define E1000_PTC1023 0x040E8 /* Packets TX (512-1023 bytes) - R/clr */
175 #define E1000_PTC1522 0x040EC /* Packets TX (1024-1522 Bytes) - R/clr */
176 #define E1000_MPTC 0x040F0 /* Multicast Packets TX Count - R/clr */
177 #define E1000_BPTC 0x040F4 /* Broadcast Packets TX Count - R/clr */
178 #define E1000_TSCTC 0x040F8 /* TCP Segmentation Context TX - R/clr */
179 #define E1000_TSCTFC 0x040FC /* TCP Segmentation Context TX Fail - R/clr */
180 #define E1000_IAC 0x04100 /* Interrupt Assertion Count */
181 /* Interrupt Cause Rx Packet Timer Expire Count */
182 #define E1000_ICRXPTC 0x04104
183 /* Interrupt Cause Rx Absolute Timer Expire Count */
184 #define E1000_ICRXATC 0x04108
185 /* Interrupt Cause Tx Packet Timer Expire Count */
186 #define E1000_ICTXPTC 0x0410C
187 /* Interrupt Cause Tx Absolute Timer Expire Count */
188 #define E1000_ICTXATC 0x04110
189 /* Interrupt Cause Tx Queue Empty Count */
190 #define E1000_ICTXQEC 0x04118
191 /* Interrupt Cause Tx Queue Minimum Threshold Count */
192 #define E1000_ICTXQMTC 0x0411C
193 /* Interrupt Cause Rx Descriptor Minimum Threshold Count */
194 #define E1000_ICRXDMTC 0x04120
195 #define E1000_ICRXOC 0x04124 /* Interrupt Cause Receiver Overrun Count */
196 #define E1000_PCS_CFG0 0x04200 /* PCS Configuration 0 - RW */
197 #define E1000_PCS_LCTL 0x04208 /* PCS Link Control - RW */
198 #define E1000_PCS_LSTAT 0x0420C /* PCS Link Status - RO */
199 #define E1000_CBTMPC 0x0402C /* Circuit Breaker TX Packet Count */
200 #define E1000_HTDPMC 0x0403C /* Host Transmit Discarded Packets */
201 #define E1000_CBRMPC 0x040FC /* Circuit Breaker RX Packet Count */
202 #define E1000_RPTHC 0x04104 /* Rx Packets To Host */
203 #define E1000_HGPTC 0x04118 /* Host Good Packets TX Count */
204 #define E1000_HTCBDPC 0x04124 /* Host TX Circuit Breaker Dropped Count */
205 #define E1000_HGORCL 0x04128 /* Host Good Octets Received Count Low */
206 #define E1000_HGORCH 0x0412C /* Host Good Octets Received Count High */
207 #define E1000_HGOTCL 0x04130 /* Host Good Octets Transmit Count Low */
208 #define E1000_HGOTCH 0x04134 /* Host Good Octets Transmit Count High */
209 #define E1000_LENERRS 0x04138 /* Length Errors Count */
210 #define E1000_SCVPC 0x04228 /* SerDes/SGMII Code Violation Pkt Count */
211 #define E1000_PCS_ANADV 0x04218 /* AN advertisement - RW */
212 #define E1000_PCS_LPAB 0x0421C /* Link Partner Ability - RW */
213 #define E1000_PCS_NPTX 0x04220 /* AN Next Page Transmit - RW */
214 #define E1000_PCS_LPABNP 0x04224 /* Link Partner Ability Next Page - RW */
215 #define E1000_RXCSUM 0x05000 /* RX Checksum Control - RW */
216 #define E1000_RLPML 0x05004 /* RX Long Packet Max Length */
217 #define E1000_RFCTL 0x05008 /* Receive Filter Control*/
218 #define E1000_MTA 0x05200 /* Multicast Table Array - RW Array */
219 #define E1000_RA 0x05400 /* Receive Address - RW Array */
220 #define E1000_VFTA 0x05600 /* VLAN Filter Table Array - RW Array */
221 #define E1000_VMD_CTL 0x0581C /* VMDq Control - RW */
222 #define E1000_WUC 0x05800 /* Wakeup Control - RW */
223 #define E1000_WUFC 0x05808 /* Wakeup Filter Control - RW */
224 #define E1000_WUS 0x05810 /* Wakeup Status - RO */
225 #define E1000_MANC 0x05820 /* Management Control - RW */
226 #define E1000_IPAV 0x05838 /* IP Address Valid - RW */
227 #define E1000_WUPL 0x05900 /* Wakeup Packet Length - RW */
228 #define E1000_HOST_IF 0x08800 /* Host Interface */
230 #define E1000_MANC2H 0x05860 /* Management Control To Host - RW */
231 #define E1000_SW_FW_SYNC 0x05B5C /* Software-Firmware Synchronization - RW */
232 #define E1000_CCMCTL 0x05B48 /* CCM Control Register */
233 #define E1000_GIOCTL 0x05B44 /* GIO Analog Control Register */
234 #define E1000_SCCTL 0x05B4C /* PCIc PLL Configuration Register */
235 #define E1000_FACTPS 0x05B30 /* Function Active and Power State to MNG */
236 #define E1000_SWSM 0x05B50 /* SW Semaphore */
237 #define E1000_FWSM 0x05B54 /* FW Semaphore */
238 #define E1000_HICR 0x08F00 /* Host Inteface Control */
240 /* RSS registers */
241 #define E1000_MRQC 0x05818 /* Multiple Receive Control - RW */
242 #define E1000_IMIR(_i) (0x05A80 + ((_i) * 4)) /* Immediate Interrupt */
243 #define E1000_IMIREXT(_i) (0x05AA0 + ((_i) * 4)) /* Immediate Interrupt Ext*/
244 #define E1000_IMIRVP 0x05AC0 /* Immediate Interrupt RX VLAN Priority - RW */
245 /* MSI-X Allocation Register (_i) - RW */
246 #define E1000_MSIXBM(_i) (0x01600 + ((_i) * 4))
247 /* MSI-X Table entry addr low reg 0 - RW */
248 #define E1000_MSIXTADD(_i) (0x0C000 + ((_i) * 0x10))
249 /* MSI-X Table entry addr upper reg 0 - RW */
250 #define E1000_MSIXTUADD(_i) (0x0C004 + ((_i) * 0x10))
251 /* MSI-X Table entry message reg 0 - RW */
252 #define E1000_MSIXTMSG(_i) (0x0C008 + ((_i) * 0x10))
253 /* MSI-X Table entry vector ctrl reg 0 - RW */
254 #define E1000_MSIXVCTRL(_i) (0x0C00C + ((_i) * 0x10))
255 /* Redirection Table - RW Array */
256 #define E1000_RETA(_i) (0x05C00 + ((_i) * 4))
257 #define E1000_RSSRK(_i) (0x05C80 + ((_i) * 4)) /* RSS Random Key - RW Array */
259 #define E1000_REGISTER(a, reg) reg
261 #define wr32(reg, value) (writel(value, hw->hw_addr + reg))
262 #define rd32(reg) (readl(hw->hw_addr + reg))
263 #define wrfl() ((void)rd32(E1000_STATUS))
265 #define array_wr32(reg, offset, value) \
266 (writel(value, hw->hw_addr + reg + ((offset) << 2)))
267 #define array_rd32(reg, offset) \
268 (readl(hw->hw_addr + reg + ((offset) << 2)))
270 #endif