2 * Carsten Langgaard, carstenl@mips.com
3 * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
5 * This program is free software; you can distribute it and/or modify it
6 * under the terms of the GNU General Public License (Version 2) as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
18 * Setting up the clock on the MIPS boards.
21 #include <linux/types.h>
22 #include <linux/config.h>
23 #include <linux/init.h>
24 #include <linux/kernel_stat.h>
25 #include <linux/sched.h>
26 #include <linux/spinlock.h>
27 #include <linux/interrupt.h>
28 #include <linux/time.h>
29 #include <linux/timex.h>
30 #include <linux/mc146818rtc.h>
32 #include <asm/mipsregs.h>
33 #include <asm/ptrace.h>
34 #include <asm/hardirq.h>
36 #include <asm/div64.h>
39 #include <asm/mc146818-time.h>
40 #include <asm/msc01_ic.h>
42 #include <asm/mips-boards/generic.h>
43 #include <asm/mips-boards/prom.h>
44 #include <asm/mips-boards/maltaint.h>
45 #include <asm/mc146818-time.h>
47 unsigned long cpu_khz
;
49 #if defined(CONFIG_MIPS_ATLAS)
50 static char display_string
[] = " LINUX ON ATLAS ";
52 #if defined(CONFIG_MIPS_MALTA)
53 static char display_string
[] = " LINUX ON MALTA ";
55 #if defined(CONFIG_MIPS_SEAD)
56 static char display_string
[] = " LINUX ON SEAD ";
58 static unsigned int display_count
= 0;
59 #define MAX_DISPLAY_COUNT (sizeof(display_string) - 8)
61 static unsigned int timer_tick_count
=0;
62 static int mips_cpu_timer_irq
;
64 static inline void scroll_display_message(void)
66 if ((timer_tick_count
++ % HZ
) == 0) {
67 mips_display_message(&display_string
[display_count
++]);
68 if (display_count
== MAX_DISPLAY_COUNT
)
73 static void mips_timer_dispatch (struct pt_regs
*regs
)
75 do_IRQ (mips_cpu_timer_irq
, regs
);
78 extern int null_perf_irq(struct pt_regs
*regs
);
80 extern int (*perf_irq
)(struct pt_regs
*regs
);
82 irqreturn_t
mips_timer_interrupt(int irq
, void *dev_id
, struct pt_regs
*regs
)
84 int r2
= cpu_has_mips_r2
;
85 int cpu
= smp_processor_id();
89 * CPU 0 handles the global timer interrupt job and process
90 * accounting resets count/compare registers to trigger next
93 if (!r2
|| (read_c0_cause() & (1 << 26)))
97 /* we keep interrupt disabled all the time */
98 if (!r2
|| (read_c0_cause() & (1 << 30)))
99 timer_interrupt(irq
, NULL
, regs
);
101 scroll_display_message();
103 /* Everyone else needs to reset the timer int here as
104 ll_local_timer_interrupt doesn't */
106 * FIXME: need to cope with counter underflow.
107 * More support needs to be added to kernel/time for
108 * counter/timer interrupts on multiple CPU's
110 write_c0_compare (read_c0_count() + (mips_hpt_frequency
/HZ
));
112 * other CPUs should do profiling and process accounting
114 local_timer_interrupt (irq
, dev_id
, regs
);
122 * Estimate CPU frequency. Sets mips_counter_frequency as a side-effect
124 static unsigned int __init
estimate_cpu_frequency(void)
126 unsigned int prid
= read_c0_prid() & 0xffff00;
129 #ifdef CONFIG_MIPS_SEAD
131 * The SEAD board doesn't have a real time clock, so we can't
132 * really calculate the timer frequency
133 * For now we hardwire the SEAD board frequency to 12MHz.
136 if ((prid
== (PRID_COMP_MIPS
| PRID_IMP_20KC
)) ||
137 (prid
== (PRID_COMP_MIPS
| PRID_IMP_25KF
)))
142 #if defined(CONFIG_MIPS_ATLAS) || defined(CONFIG_MIPS_MALTA)
145 local_irq_save(flags
);
147 /* Start counter exactly on falling edge of update flag */
148 while (CMOS_READ(RTC_REG_A
) & RTC_UIP
);
149 while (!(CMOS_READ(RTC_REG_A
) & RTC_UIP
));
151 /* Start r4k counter. */
154 /* Read counter exactly on falling edge of update flag */
155 while (CMOS_READ(RTC_REG_A
) & RTC_UIP
);
156 while (!(CMOS_READ(RTC_REG_A
) & RTC_UIP
));
158 count
= read_c0_count();
160 /* restore interrupts */
161 local_irq_restore(flags
);
164 mips_hpt_frequency
= count
;
165 if ((prid
!= (PRID_COMP_MIPS
| PRID_IMP_20KC
)) &&
166 (prid
!= (PRID_COMP_MIPS
| PRID_IMP_25KF
)))
169 count
+= 5000; /* round */
170 count
-= count
%10000;
175 unsigned long __init
mips_rtc_get_time(void)
177 return mc146818_get_cmos_time();
180 void __init
mips_time_init(void)
182 unsigned int est_freq
, flags
;
184 local_irq_save(flags
);
186 /* Set Data mode - binary. */
187 CMOS_WRITE(CMOS_READ(RTC_CONTROL
) | RTC_DM_BINARY
, RTC_CONTROL
);
189 est_freq
= estimate_cpu_frequency ();
191 printk("CPU frequency %d.%02d MHz\n", est_freq
/1000000,
192 (est_freq
%1000000)*100/1000000);
194 cpu_khz
= est_freq
/ 1000;
196 local_irq_restore(flags
);
199 void __init
mips_timer_setup(struct irqaction
*irq
)
202 set_vi_handler (MSC01E_INT_CPUCTR
, mips_timer_dispatch
);
203 mips_cpu_timer_irq
= MSC01E_INT_BASE
+ MSC01E_INT_CPUCTR
;
207 set_vi_handler (MIPSCPU_INT_CPUCTR
, mips_timer_dispatch
);
208 mips_cpu_timer_irq
= MIPSCPU_INT_BASE
+ MIPSCPU_INT_CPUCTR
;
212 /* we are using the cpu counter for timer interrupts */
213 irq
->handler
= mips_timer_interrupt
; /* we use our own handler */
214 setup_irq(mips_cpu_timer_irq
, irq
);
217 /* irq_desc(riptor) is a global resource, when the interrupt overlaps
218 on seperate cpu's the first one tries to handle the second interrupt.
219 The effect is that the int remains disabled on the second cpu.
220 Mark the interrupt with IRQ_PER_CPU to avoid any confusion */
221 irq_desc
[mips_cpu_timer_irq
].status
|= IRQ_PER_CPU
;
224 /* to generate the first timer interrupt */
225 write_c0_compare (read_c0_count() + mips_hpt_frequency
/HZ
);