1 /* linux/arch/arm/mach-exynos4/mct.c
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
6 * EXYNOS4 MCT(Multi-Core Timer) support
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <linux/sched.h>
14 #include <linux/interrupt.h>
15 #include <linux/irq.h>
16 #include <linux/err.h>
17 #include <linux/clk.h>
18 #include <linux/clockchips.h>
19 #include <linux/cpu.h>
20 #include <linux/platform_device.h>
21 #include <linux/delay.h>
22 #include <linux/percpu.h>
24 #include <linux/of_irq.h>
25 #include <linux/of_address.h>
26 #include <linux/clocksource.h>
27 #include <linux/sched_clock.h>
29 #define EXYNOS4_MCTREG(x) (x)
30 #define EXYNOS4_MCT_G_CNT_L EXYNOS4_MCTREG(0x100)
31 #define EXYNOS4_MCT_G_CNT_U EXYNOS4_MCTREG(0x104)
32 #define EXYNOS4_MCT_G_CNT_WSTAT EXYNOS4_MCTREG(0x110)
33 #define EXYNOS4_MCT_G_COMP0_L EXYNOS4_MCTREG(0x200)
34 #define EXYNOS4_MCT_G_COMP0_U EXYNOS4_MCTREG(0x204)
35 #define EXYNOS4_MCT_G_COMP0_ADD_INCR EXYNOS4_MCTREG(0x208)
36 #define EXYNOS4_MCT_G_TCON EXYNOS4_MCTREG(0x240)
37 #define EXYNOS4_MCT_G_INT_CSTAT EXYNOS4_MCTREG(0x244)
38 #define EXYNOS4_MCT_G_INT_ENB EXYNOS4_MCTREG(0x248)
39 #define EXYNOS4_MCT_G_WSTAT EXYNOS4_MCTREG(0x24C)
40 #define _EXYNOS4_MCT_L_BASE EXYNOS4_MCTREG(0x300)
41 #define EXYNOS4_MCT_L_BASE(x) (_EXYNOS4_MCT_L_BASE + (0x100 * x))
42 #define EXYNOS4_MCT_L_MASK (0xffffff00)
44 #define MCT_L_TCNTB_OFFSET (0x00)
45 #define MCT_L_ICNTB_OFFSET (0x08)
46 #define MCT_L_TCON_OFFSET (0x20)
47 #define MCT_L_INT_CSTAT_OFFSET (0x30)
48 #define MCT_L_INT_ENB_OFFSET (0x34)
49 #define MCT_L_WSTAT_OFFSET (0x40)
50 #define MCT_G_TCON_START (1 << 8)
51 #define MCT_G_TCON_COMP0_AUTO_INC (1 << 1)
52 #define MCT_G_TCON_COMP0_ENABLE (1 << 0)
53 #define MCT_L_TCON_INTERVAL_MODE (1 << 2)
54 #define MCT_L_TCON_INT_START (1 << 1)
55 #define MCT_L_TCON_TIMER_START (1 << 0)
57 #define TICK_BASE_CNT 1
80 static void __iomem
*reg_base
;
81 static unsigned long clk_rate
;
82 static unsigned int mct_int_type
;
83 static int mct_irqs
[MCT_NR_IRQS
];
85 struct mct_clock_event_device
{
86 struct clock_event_device evt
;
91 static void exynos4_mct_write(unsigned int value
, unsigned long offset
)
93 unsigned long stat_addr
;
97 writel_relaxed(value
, reg_base
+ offset
);
99 if (likely(offset
>= EXYNOS4_MCT_L_BASE(0))) {
100 stat_addr
= (offset
& EXYNOS4_MCT_L_MASK
) + MCT_L_WSTAT_OFFSET
;
101 switch (offset
& ~EXYNOS4_MCT_L_MASK
) {
102 case MCT_L_TCON_OFFSET
:
103 mask
= 1 << 3; /* L_TCON write status */
105 case MCT_L_ICNTB_OFFSET
:
106 mask
= 1 << 1; /* L_ICNTB write status */
108 case MCT_L_TCNTB_OFFSET
:
109 mask
= 1 << 0; /* L_TCNTB write status */
116 case EXYNOS4_MCT_G_TCON
:
117 stat_addr
= EXYNOS4_MCT_G_WSTAT
;
118 mask
= 1 << 16; /* G_TCON write status */
120 case EXYNOS4_MCT_G_COMP0_L
:
121 stat_addr
= EXYNOS4_MCT_G_WSTAT
;
122 mask
= 1 << 0; /* G_COMP0_L write status */
124 case EXYNOS4_MCT_G_COMP0_U
:
125 stat_addr
= EXYNOS4_MCT_G_WSTAT
;
126 mask
= 1 << 1; /* G_COMP0_U write status */
128 case EXYNOS4_MCT_G_COMP0_ADD_INCR
:
129 stat_addr
= EXYNOS4_MCT_G_WSTAT
;
130 mask
= 1 << 2; /* G_COMP0_ADD_INCR w status */
132 case EXYNOS4_MCT_G_CNT_L
:
133 stat_addr
= EXYNOS4_MCT_G_CNT_WSTAT
;
134 mask
= 1 << 0; /* G_CNT_L write status */
136 case EXYNOS4_MCT_G_CNT_U
:
137 stat_addr
= EXYNOS4_MCT_G_CNT_WSTAT
;
138 mask
= 1 << 1; /* G_CNT_U write status */
145 /* Wait maximum 1 ms until written values are applied */
146 for (i
= 0; i
< loops_per_jiffy
/ 1000 * HZ
; i
++)
147 if (readl_relaxed(reg_base
+ stat_addr
) & mask
) {
148 writel_relaxed(mask
, reg_base
+ stat_addr
);
152 panic("MCT hangs after writing %d (offset:0x%lx)\n", value
, offset
);
155 /* Clocksource handling */
156 static void exynos4_mct_frc_start(void)
160 reg
= readl_relaxed(reg_base
+ EXYNOS4_MCT_G_TCON
);
161 reg
|= MCT_G_TCON_START
;
162 exynos4_mct_write(reg
, EXYNOS4_MCT_G_TCON
);
166 * exynos4_read_count_64 - Read all 64-bits of the global counter
168 * This will read all 64-bits of the global counter taking care to make sure
169 * that the upper and lower half match. Note that reading the MCT can be quite
170 * slow (hundreds of nanoseconds) so you should use the 32-bit (lower half
171 * only) version when possible.
173 * Returns the number of cycles in the global counter.
175 static u64
exynos4_read_count_64(void)
178 u32 hi2
= readl_relaxed(reg_base
+ EXYNOS4_MCT_G_CNT_U
);
182 lo
= readl_relaxed(reg_base
+ EXYNOS4_MCT_G_CNT_L
);
183 hi2
= readl_relaxed(reg_base
+ EXYNOS4_MCT_G_CNT_U
);
186 return ((cycle_t
)hi
<< 32) | lo
;
190 * exynos4_read_count_32 - Read the lower 32-bits of the global counter
192 * This will read just the lower 32-bits of the global counter. This is marked
193 * as notrace so it can be used by the scheduler clock.
195 * Returns the number of cycles in the global counter (lower 32 bits).
197 static u32 notrace
exynos4_read_count_32(void)
199 return readl_relaxed(reg_base
+ EXYNOS4_MCT_G_CNT_L
);
202 static cycle_t
exynos4_frc_read(struct clocksource
*cs
)
204 return exynos4_read_count_32();
207 static void exynos4_frc_resume(struct clocksource
*cs
)
209 exynos4_mct_frc_start();
212 static struct clocksource mct_frc
= {
215 .read
= exynos4_frc_read
,
216 .mask
= CLOCKSOURCE_MASK(32),
217 .flags
= CLOCK_SOURCE_IS_CONTINUOUS
,
218 .resume
= exynos4_frc_resume
,
221 static u64 notrace
exynos4_read_sched_clock(void)
223 return exynos4_read_count_32();
226 static struct delay_timer exynos4_delay_timer
;
228 static cycles_t
exynos4_read_current_timer(void)
230 BUILD_BUG_ON_MSG(sizeof(cycles_t
) != sizeof(u32
),
231 "cycles_t needs to move to 32-bit for ARM64 usage");
232 return exynos4_read_count_32();
235 static int __init
exynos4_clocksource_init(void)
237 exynos4_mct_frc_start();
239 exynos4_delay_timer
.read_current_timer
= &exynos4_read_current_timer
;
240 exynos4_delay_timer
.freq
= clk_rate
;
241 register_current_timer_delay(&exynos4_delay_timer
);
243 if (clocksource_register_hz(&mct_frc
, clk_rate
))
244 panic("%s: can't register clocksource\n", mct_frc
.name
);
246 sched_clock_register(exynos4_read_sched_clock
, 32, clk_rate
);
251 static void exynos4_mct_comp0_stop(void)
255 tcon
= readl_relaxed(reg_base
+ EXYNOS4_MCT_G_TCON
);
256 tcon
&= ~(MCT_G_TCON_COMP0_ENABLE
| MCT_G_TCON_COMP0_AUTO_INC
);
258 exynos4_mct_write(tcon
, EXYNOS4_MCT_G_TCON
);
259 exynos4_mct_write(0, EXYNOS4_MCT_G_INT_ENB
);
262 static void exynos4_mct_comp0_start(bool periodic
, unsigned long cycles
)
267 tcon
= readl_relaxed(reg_base
+ EXYNOS4_MCT_G_TCON
);
270 tcon
|= MCT_G_TCON_COMP0_AUTO_INC
;
271 exynos4_mct_write(cycles
, EXYNOS4_MCT_G_COMP0_ADD_INCR
);
274 comp_cycle
= exynos4_read_count_64() + cycles
;
275 exynos4_mct_write((u32
)comp_cycle
, EXYNOS4_MCT_G_COMP0_L
);
276 exynos4_mct_write((u32
)(comp_cycle
>> 32), EXYNOS4_MCT_G_COMP0_U
);
278 exynos4_mct_write(0x1, EXYNOS4_MCT_G_INT_ENB
);
280 tcon
|= MCT_G_TCON_COMP0_ENABLE
;
281 exynos4_mct_write(tcon
, EXYNOS4_MCT_G_TCON
);
284 static int exynos4_comp_set_next_event(unsigned long cycles
,
285 struct clock_event_device
*evt
)
287 exynos4_mct_comp0_start(false, cycles
);
292 static int mct_set_state_shutdown(struct clock_event_device
*evt
)
294 exynos4_mct_comp0_stop();
298 static int mct_set_state_periodic(struct clock_event_device
*evt
)
300 unsigned long cycles_per_jiffy
;
302 cycles_per_jiffy
= (((unsigned long long)NSEC_PER_SEC
/ HZ
* evt
->mult
)
304 exynos4_mct_comp0_stop();
305 exynos4_mct_comp0_start(true, cycles_per_jiffy
);
309 static struct clock_event_device mct_comp_device
= {
311 .features
= CLOCK_EVT_FEAT_PERIODIC
|
312 CLOCK_EVT_FEAT_ONESHOT
,
314 .set_next_event
= exynos4_comp_set_next_event
,
315 .set_state_periodic
= mct_set_state_periodic
,
316 .set_state_shutdown
= mct_set_state_shutdown
,
317 .set_state_oneshot
= mct_set_state_shutdown
,
318 .set_state_oneshot_stopped
= mct_set_state_shutdown
,
319 .tick_resume
= mct_set_state_shutdown
,
322 static irqreturn_t
exynos4_mct_comp_isr(int irq
, void *dev_id
)
324 struct clock_event_device
*evt
= dev_id
;
326 exynos4_mct_write(0x1, EXYNOS4_MCT_G_INT_CSTAT
);
328 evt
->event_handler(evt
);
333 static struct irqaction mct_comp_event_irq
= {
334 .name
= "mct_comp_irq",
335 .flags
= IRQF_TIMER
| IRQF_IRQPOLL
,
336 .handler
= exynos4_mct_comp_isr
,
337 .dev_id
= &mct_comp_device
,
340 static int exynos4_clockevent_init(void)
342 mct_comp_device
.cpumask
= cpumask_of(0);
343 clockevents_config_and_register(&mct_comp_device
, clk_rate
,
345 setup_irq(mct_irqs
[MCT_G0_IRQ
], &mct_comp_event_irq
);
350 static DEFINE_PER_CPU(struct mct_clock_event_device
, percpu_mct_tick
);
352 /* Clock event handling */
353 static void exynos4_mct_tick_stop(struct mct_clock_event_device
*mevt
)
356 unsigned long mask
= MCT_L_TCON_INT_START
| MCT_L_TCON_TIMER_START
;
357 unsigned long offset
= mevt
->base
+ MCT_L_TCON_OFFSET
;
359 tmp
= readl_relaxed(reg_base
+ offset
);
362 exynos4_mct_write(tmp
, offset
);
366 static void exynos4_mct_tick_start(unsigned long cycles
,
367 struct mct_clock_event_device
*mevt
)
371 exynos4_mct_tick_stop(mevt
);
373 tmp
= (1 << 31) | cycles
; /* MCT_L_UPDATE_ICNTB */
375 /* update interrupt count buffer */
376 exynos4_mct_write(tmp
, mevt
->base
+ MCT_L_ICNTB_OFFSET
);
378 /* enable MCT tick interrupt */
379 exynos4_mct_write(0x1, mevt
->base
+ MCT_L_INT_ENB_OFFSET
);
381 tmp
= readl_relaxed(reg_base
+ mevt
->base
+ MCT_L_TCON_OFFSET
);
382 tmp
|= MCT_L_TCON_INT_START
| MCT_L_TCON_TIMER_START
|
383 MCT_L_TCON_INTERVAL_MODE
;
384 exynos4_mct_write(tmp
, mevt
->base
+ MCT_L_TCON_OFFSET
);
387 static int exynos4_tick_set_next_event(unsigned long cycles
,
388 struct clock_event_device
*evt
)
390 struct mct_clock_event_device
*mevt
;
392 mevt
= container_of(evt
, struct mct_clock_event_device
, evt
);
393 exynos4_mct_tick_start(cycles
, mevt
);
397 static int set_state_shutdown(struct clock_event_device
*evt
)
399 struct mct_clock_event_device
*mevt
;
401 mevt
= container_of(evt
, struct mct_clock_event_device
, evt
);
402 exynos4_mct_tick_stop(mevt
);
406 static int set_state_periodic(struct clock_event_device
*evt
)
408 struct mct_clock_event_device
*mevt
;
409 unsigned long cycles_per_jiffy
;
411 mevt
= container_of(evt
, struct mct_clock_event_device
, evt
);
412 cycles_per_jiffy
= (((unsigned long long)NSEC_PER_SEC
/ HZ
* evt
->mult
)
414 exynos4_mct_tick_stop(mevt
);
415 exynos4_mct_tick_start(cycles_per_jiffy
, mevt
);
419 static void exynos4_mct_tick_clear(struct mct_clock_event_device
*mevt
)
422 * This is for supporting oneshot mode.
423 * Mct would generate interrupt periodically
424 * without explicit stopping.
426 if (!clockevent_state_periodic(&mevt
->evt
))
427 exynos4_mct_tick_stop(mevt
);
429 /* Clear the MCT tick interrupt */
430 if (readl_relaxed(reg_base
+ mevt
->base
+ MCT_L_INT_CSTAT_OFFSET
) & 1)
431 exynos4_mct_write(0x1, mevt
->base
+ MCT_L_INT_CSTAT_OFFSET
);
434 static irqreturn_t
exynos4_mct_tick_isr(int irq
, void *dev_id
)
436 struct mct_clock_event_device
*mevt
= dev_id
;
437 struct clock_event_device
*evt
= &mevt
->evt
;
439 exynos4_mct_tick_clear(mevt
);
441 evt
->event_handler(evt
);
446 static int exynos4_mct_starting_cpu(unsigned int cpu
)
448 struct mct_clock_event_device
*mevt
=
449 per_cpu_ptr(&percpu_mct_tick
, cpu
);
450 struct clock_event_device
*evt
= &mevt
->evt
;
452 mevt
->base
= EXYNOS4_MCT_L_BASE(cpu
);
453 snprintf(mevt
->name
, sizeof(mevt
->name
), "mct_tick%d", cpu
);
455 evt
->name
= mevt
->name
;
456 evt
->cpumask
= cpumask_of(cpu
);
457 evt
->set_next_event
= exynos4_tick_set_next_event
;
458 evt
->set_state_periodic
= set_state_periodic
;
459 evt
->set_state_shutdown
= set_state_shutdown
;
460 evt
->set_state_oneshot
= set_state_shutdown
;
461 evt
->set_state_oneshot_stopped
= set_state_shutdown
;
462 evt
->tick_resume
= set_state_shutdown
;
463 evt
->features
= CLOCK_EVT_FEAT_PERIODIC
| CLOCK_EVT_FEAT_ONESHOT
;
466 exynos4_mct_write(TICK_BASE_CNT
, mevt
->base
+ MCT_L_TCNTB_OFFSET
);
468 if (mct_int_type
== MCT_INT_SPI
) {
473 irq_force_affinity(evt
->irq
, cpumask_of(cpu
));
474 enable_irq(evt
->irq
);
476 enable_percpu_irq(mct_irqs
[MCT_L0_IRQ
], 0);
478 clockevents_config_and_register(evt
, clk_rate
/ (TICK_BASE_CNT
+ 1),
484 static int exynos4_mct_dying_cpu(unsigned int cpu
)
486 struct mct_clock_event_device
*mevt
=
487 per_cpu_ptr(&percpu_mct_tick
, cpu
);
488 struct clock_event_device
*evt
= &mevt
->evt
;
490 evt
->set_state_shutdown(evt
);
491 if (mct_int_type
== MCT_INT_SPI
) {
493 disable_irq_nosync(evt
->irq
);
495 disable_percpu_irq(mct_irqs
[MCT_L0_IRQ
]);
500 static int __init
exynos4_timer_resources(struct device_node
*np
, void __iomem
*base
)
503 struct clk
*mct_clk
, *tick_clk
;
505 tick_clk
= np
? of_clk_get_by_name(np
, "fin_pll") :
506 clk_get(NULL
, "fin_pll");
507 if (IS_ERR(tick_clk
))
508 panic("%s: unable to determine tick clock rate\n", __func__
);
509 clk_rate
= clk_get_rate(tick_clk
);
511 mct_clk
= np
? of_clk_get_by_name(np
, "mct") : clk_get(NULL
, "mct");
513 panic("%s: unable to retrieve mct clock instance\n", __func__
);
514 clk_prepare_enable(mct_clk
);
518 panic("%s: unable to ioremap mct address space\n", __func__
);
520 if (mct_int_type
== MCT_INT_PPI
) {
522 err
= request_percpu_irq(mct_irqs
[MCT_L0_IRQ
],
523 exynos4_mct_tick_isr
, "MCT",
525 WARN(err
, "MCT: can't request IRQ %d (%d)\n",
526 mct_irqs
[MCT_L0_IRQ
], err
);
528 for_each_possible_cpu(cpu
) {
529 int mct_irq
= mct_irqs
[MCT_L0_IRQ
+ cpu
];
530 struct mct_clock_event_device
*pcpu_mevt
=
531 per_cpu_ptr(&percpu_mct_tick
, cpu
);
533 pcpu_mevt
->evt
.irq
= -1;
535 irq_set_status_flags(mct_irq
, IRQ_NOAUTOEN
);
536 if (request_irq(mct_irq
,
537 exynos4_mct_tick_isr
,
538 IRQF_TIMER
| IRQF_NOBALANCING
,
539 pcpu_mevt
->name
, pcpu_mevt
)) {
540 pr_err("exynos-mct: cannot register IRQ (cpu%d)\n",
545 pcpu_mevt
->evt
.irq
= mct_irq
;
549 /* Install hotplug callbacks which configure the timer on this CPU */
550 err
= cpuhp_setup_state(CPUHP_AP_EXYNOS4_MCT_TIMER_STARTING
,
551 "AP_EXYNOS4_MCT_TIMER_STARTING",
552 exynos4_mct_starting_cpu
,
553 exynos4_mct_dying_cpu
);
560 free_percpu_irq(mct_irqs
[MCT_L0_IRQ
], &percpu_mct_tick
);
564 static int __init
mct_init_dt(struct device_node
*np
, unsigned int int_type
)
569 mct_int_type
= int_type
;
571 /* This driver uses only one global timer interrupt */
572 mct_irqs
[MCT_G0_IRQ
] = irq_of_parse_and_map(np
, MCT_G0_IRQ
);
575 * Find out the number of local irqs specified. The local
576 * timer irqs are specified after the four global timer
577 * irqs are specified.
580 nr_irqs
= of_irq_count(np
);
584 for (i
= MCT_L0_IRQ
; i
< nr_irqs
; i
++)
585 mct_irqs
[i
] = irq_of_parse_and_map(np
, i
);
587 ret
= exynos4_timer_resources(np
, of_iomap(np
, 0));
591 ret
= exynos4_clocksource_init();
595 return exynos4_clockevent_init();
599 static int __init
mct_init_spi(struct device_node
*np
)
601 return mct_init_dt(np
, MCT_INT_SPI
);
604 static int __init
mct_init_ppi(struct device_node
*np
)
606 return mct_init_dt(np
, MCT_INT_PPI
);
608 CLOCKSOURCE_OF_DECLARE(exynos4210
, "samsung,exynos4210-mct", mct_init_spi
);
609 CLOCKSOURCE_OF_DECLARE(exynos4412
, "samsung,exynos4412-mct", mct_init_ppi
);