2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
18 #include <linux/types.h>
19 #include <linux/kernel.h>
20 #include <linux/pci.h>
21 #include <linux/init.h>
22 #include <linux/delay.h>
23 #include <linux/acpi.h>
24 #include <linux/kallsyms.h>
25 #include <linux/dmi.h>
26 #include <linux/pci-aspm.h>
27 #include <linux/ioport.h>
28 #include <asm/dma.h> /* isa_dma_bridge_buggy */
32 * This quirk function disables memory decoding and releases memory resources
33 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
34 * It also rounds up size to specified alignment.
35 * Later on, the kernel will assign page-aligned memory resource back
38 static void __devinit
quirk_resource_alignment(struct pci_dev
*dev
)
42 resource_size_t align
, size
;
45 if (!pci_is_reassigndev(dev
))
48 if (dev
->hdr_type
== PCI_HEADER_TYPE_NORMAL
&&
49 (dev
->class >> 8) == PCI_CLASS_BRIDGE_HOST
) {
51 "Can't reassign resources to host bridge.\n");
56 "Disabling memory decoding and releasing memory resources.\n");
57 pci_read_config_word(dev
, PCI_COMMAND
, &command
);
58 command
&= ~PCI_COMMAND_MEMORY
;
59 pci_write_config_word(dev
, PCI_COMMAND
, command
);
61 align
= pci_specified_resource_alignment(dev
);
62 for (i
=0; i
< PCI_BRIDGE_RESOURCES
; i
++) {
63 r
= &dev
->resource
[i
];
64 if (!(r
->flags
& IORESOURCE_MEM
))
66 size
= resource_size(r
);
70 "Rounding up size of resource #%d to %#llx.\n",
71 i
, (unsigned long long)size
);
76 /* Need to disable bridge's resource window,
77 * to enable the kernel to reassign new resource
80 if (dev
->hdr_type
== PCI_HEADER_TYPE_BRIDGE
&&
81 (dev
->class >> 8) == PCI_CLASS_BRIDGE_PCI
) {
82 for (i
= PCI_BRIDGE_RESOURCES
; i
< PCI_NUM_RESOURCES
; i
++) {
83 r
= &dev
->resource
[i
];
84 if (!(r
->flags
& IORESOURCE_MEM
))
86 r
->end
= resource_size(r
) - 1;
89 pci_disable_bridge_window(dev
);
92 DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID
, PCI_ANY_ID
, quirk_resource_alignment
);
94 /* The Mellanox Tavor device gives false positive parity errors
95 * Mark this device with a broken_parity_status, to allow
96 * PCI scanning code to "skip" this now blacklisted device.
98 static void __devinit
quirk_mellanox_tavor(struct pci_dev
*dev
)
100 dev
->broken_parity_status
= 1; /* This device gives false positives */
102 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX
,PCI_DEVICE_ID_MELLANOX_TAVOR
,quirk_mellanox_tavor
);
103 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX
,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE
,quirk_mellanox_tavor
);
105 /* Deal with broken BIOS'es that neglect to enable passive release,
106 which can cause problems in combination with the 82441FX/PPro MTRRs */
107 static void quirk_passive_release(struct pci_dev
*dev
)
109 struct pci_dev
*d
= NULL
;
112 /* We have to make sure a particular bit is set in the PIIX3
113 ISA bridge, so we have to go out and find it. */
114 while ((d
= pci_get_device(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371SB_0
, d
))) {
115 pci_read_config_byte(d
, 0x82, &dlc
);
117 dev_info(&d
->dev
, "PIIX3: Enabling Passive Release\n");
119 pci_write_config_byte(d
, 0x82, dlc
);
123 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_passive_release
);
124 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_passive_release
);
126 /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
127 but VIA don't answer queries. If you happen to have good contacts at VIA
128 ask them for me please -- Alan
130 This appears to be BIOS not version dependent. So presumably there is a
133 static void __devinit
quirk_isa_dma_hangs(struct pci_dev
*dev
)
135 if (!isa_dma_bridge_buggy
) {
136 isa_dma_bridge_buggy
=1;
137 dev_info(&dev
->dev
, "Activating ISA DMA hang workarounds\n");
141 * Its not totally clear which chipsets are the problematic ones
142 * We know 82C586 and 82C596 variants are affected.
144 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_0
, quirk_isa_dma_hangs
);
145 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C596
, quirk_isa_dma_hangs
);
146 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371SB_0
, quirk_isa_dma_hangs
);
147 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1533
, quirk_isa_dma_hangs
);
148 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_1
, quirk_isa_dma_hangs
);
149 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_2
, quirk_isa_dma_hangs
);
150 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_3
, quirk_isa_dma_hangs
);
153 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
154 * for some HT machines to use C4 w/o hanging.
156 static void __devinit
quirk_tigerpoint_bm_sts(struct pci_dev
*dev
)
161 pci_read_config_dword(dev
, 0x40, &pmbase
);
162 pmbase
= pmbase
& 0xff80;
166 dev_info(&dev
->dev
, FW_BUG
"TigerPoint LPC.BM_STS cleared\n");
170 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_TGP_LPC
, quirk_tigerpoint_bm_sts
);
173 * Chipsets where PCI->PCI transfers vanish or hang
175 static void __devinit
quirk_nopcipci(struct pci_dev
*dev
)
177 if ((pci_pci_problems
& PCIPCI_FAIL
)==0) {
178 dev_info(&dev
->dev
, "Disabling direct PCI/PCI transfers\n");
179 pci_pci_problems
|= PCIPCI_FAIL
;
182 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_5597
, quirk_nopcipci
);
183 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_496
, quirk_nopcipci
);
185 static void __devinit
quirk_nopciamd(struct pci_dev
*dev
)
188 pci_read_config_byte(dev
, 0x08, &rev
);
191 dev_info(&dev
->dev
, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
192 pci_pci_problems
|= PCIAGP_FAIL
;
195 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8151_0
, quirk_nopciamd
);
198 * Triton requires workarounds to be used by the drivers
200 static void __devinit
quirk_triton(struct pci_dev
*dev
)
202 if ((pci_pci_problems
&PCIPCI_TRITON
)==0) {
203 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
204 pci_pci_problems
|= PCIPCI_TRITON
;
207 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82437
, quirk_triton
);
208 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82437VX
, quirk_triton
);
209 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82439
, quirk_triton
);
210 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82439TX
, quirk_triton
);
213 * VIA Apollo KT133 needs PCI latency patch
214 * Made according to a windows driver based patch by George E. Breese
215 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
216 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
217 * the info on which Mr Breese based his work.
219 * Updated based on further information from the site and also on
220 * information provided by VIA
222 static void quirk_vialatency(struct pci_dev
*dev
)
226 /* Ok we have a potential problem chipset here. Now see if we have
227 a buggy southbridge */
229 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, NULL
);
231 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
232 /* Check for buggy part revisions */
233 if (p
->revision
< 0x40 || p
->revision
> 0x42)
236 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8231
, NULL
);
237 if (p
==NULL
) /* No problem parts */
239 /* Check for buggy part revisions */
240 if (p
->revision
< 0x10 || p
->revision
> 0x12)
245 * Ok we have the problem. Now set the PCI master grant to
246 * occur every master grant. The apparent bug is that under high
247 * PCI load (quite common in Linux of course) you can get data
248 * loss when the CPU is held off the bus for 3 bus master requests
249 * This happens to include the IDE controllers....
251 * VIA only apply this fix when an SB Live! is present but under
252 * both Linux and Windows this isnt enough, and we have seen
253 * corruption without SB Live! but with things like 3 UDMA IDE
254 * controllers. So we ignore that bit of the VIA recommendation..
257 pci_read_config_byte(dev
, 0x76, &busarb
);
258 /* Set bit 4 and bi 5 of byte 76 to 0x01
259 "Master priority rotation on every PCI master grant */
262 pci_write_config_byte(dev
, 0x76, busarb
);
263 dev_info(&dev
->dev
, "Applying VIA southbridge workaround\n");
267 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8363_0
, quirk_vialatency
);
268 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8371_1
, quirk_vialatency
);
269 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8361
, quirk_vialatency
);
270 /* Must restore this on a resume from RAM */
271 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8363_0
, quirk_vialatency
);
272 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8371_1
, quirk_vialatency
);
273 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8361
, quirk_vialatency
);
276 * VIA Apollo VP3 needs ETBF on BT848/878
278 static void __devinit
quirk_viaetbf(struct pci_dev
*dev
)
280 if ((pci_pci_problems
&PCIPCI_VIAETBF
)==0) {
281 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
282 pci_pci_problems
|= PCIPCI_VIAETBF
;
285 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C597_0
, quirk_viaetbf
);
287 static void __devinit
quirk_vsfx(struct pci_dev
*dev
)
289 if ((pci_pci_problems
&PCIPCI_VSFX
)==0) {
290 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
291 pci_pci_problems
|= PCIPCI_VSFX
;
294 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C576
, quirk_vsfx
);
297 * Ali Magik requires workarounds to be used by the drivers
298 * that DMA to AGP space. Latency must be set to 0xA and triton
299 * workaround applied too
300 * [Info kindly provided by ALi]
302 static void __init
quirk_alimagik(struct pci_dev
*dev
)
304 if ((pci_pci_problems
&PCIPCI_ALIMAGIK
)==0) {
305 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
306 pci_pci_problems
|= PCIPCI_ALIMAGIK
|PCIPCI_TRITON
;
309 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1647
, quirk_alimagik
);
310 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1651
, quirk_alimagik
);
313 * Natoma has some interesting boundary conditions with Zoran stuff
316 static void __devinit
quirk_natoma(struct pci_dev
*dev
)
318 if ((pci_pci_problems
&PCIPCI_NATOMA
)==0) {
319 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
320 pci_pci_problems
|= PCIPCI_NATOMA
;
323 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_natoma
);
324 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443LX_0
, quirk_natoma
);
325 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443LX_1
, quirk_natoma
);
326 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_0
, quirk_natoma
);
327 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_1
, quirk_natoma
);
328 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_2
, quirk_natoma
);
331 * This chip can cause PCI parity errors if config register 0xA0 is read
332 * while DMAs are occurring.
334 static void __devinit
quirk_citrine(struct pci_dev
*dev
)
336 dev
->cfg_size
= 0xA0;
338 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM
, PCI_DEVICE_ID_IBM_CITRINE
, quirk_citrine
);
341 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
342 * If it's needed, re-allocate the region.
344 static void __devinit
quirk_s3_64M(struct pci_dev
*dev
)
346 struct resource
*r
= &dev
->resource
[0];
348 if ((r
->start
& 0x3ffffff) || r
->end
!= r
->start
+ 0x3ffffff) {
353 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3
, PCI_DEVICE_ID_S3_868
, quirk_s3_64M
);
354 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3
, PCI_DEVICE_ID_S3_968
, quirk_s3_64M
);
357 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
358 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
359 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
360 * (which conflicts w/ BAR1's memory range).
362 static void __devinit
quirk_cs5536_vsa(struct pci_dev
*dev
)
364 if (pci_resource_len(dev
, 0) != 8) {
365 struct resource
*res
= &dev
->resource
[0];
366 res
->end
= res
->start
+ 8 - 1;
367 dev_info(&dev
->dev
, "CS5536 ISA bridge bug detected "
368 "(incorrect header); workaround applied.\n");
371 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_CS5536_ISA
, quirk_cs5536_vsa
);
373 static void __devinit
quirk_io_region(struct pci_dev
*dev
, unsigned region
,
374 unsigned size
, int nr
, const char *name
)
378 struct pci_bus_region bus_region
;
379 struct resource
*res
= dev
->resource
+ nr
;
381 res
->name
= pci_name(dev
);
383 res
->end
= region
+ size
- 1;
384 res
->flags
= IORESOURCE_IO
;
386 /* Convert from PCI bus to resource space. */
387 bus_region
.start
= res
->start
;
388 bus_region
.end
= res
->end
;
389 pcibios_bus_to_resource(dev
, res
, &bus_region
);
391 if (pci_claim_resource(dev
, nr
) == 0)
392 dev_info(&dev
->dev
, "quirk: %pR claimed by %s\n",
398 * ATI Northbridge setups MCE the processor if you even
399 * read somewhere between 0x3b0->0x3bb or read 0x3d3
401 static void __devinit
quirk_ati_exploding_mce(struct pci_dev
*dev
)
403 dev_info(&dev
->dev
, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
404 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
405 request_region(0x3b0, 0x0C, "RadeonIGP");
406 request_region(0x3d3, 0x01, "RadeonIGP");
408 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS100
, quirk_ati_exploding_mce
);
411 * Let's make the southbridge information explicit instead
412 * of having to worry about people probing the ACPI areas,
413 * for example.. (Yes, it happens, and if you read the wrong
414 * ACPI register it will put the machine to sleep with no
415 * way of waking it up again. Bummer).
417 * ALI M7101: Two IO regions pointed to by words at
418 * 0xE0 (64 bytes of ACPI registers)
419 * 0xE2 (32 bytes of SMB registers)
421 static void __devinit
quirk_ali7101_acpi(struct pci_dev
*dev
)
425 pci_read_config_word(dev
, 0xE0, ®ion
);
426 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
, "ali7101 ACPI");
427 pci_read_config_word(dev
, 0xE2, ®ion
);
428 quirk_io_region(dev
, region
, 32, PCI_BRIDGE_RESOURCES
+1, "ali7101 SMB");
430 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M7101
, quirk_ali7101_acpi
);
432 static void piix4_io_quirk(struct pci_dev
*dev
, const char *name
, unsigned int port
, unsigned int enable
)
435 u32 mask
, size
, base
;
437 pci_read_config_dword(dev
, port
, &devres
);
438 if ((devres
& enable
) != enable
)
440 mask
= (devres
>> 16) & 15;
441 base
= devres
& 0xffff;
444 unsigned bit
= size
>> 1;
445 if ((bit
& mask
) == bit
)
450 * For now we only print it out. Eventually we'll want to
451 * reserve it (at least if it's in the 0x1000+ range), but
452 * let's get enough confirmation reports first.
455 dev_info(&dev
->dev
, "%s PIO at %04x-%04x\n", name
, base
, base
+ size
- 1);
458 static void piix4_mem_quirk(struct pci_dev
*dev
, const char *name
, unsigned int port
, unsigned int enable
)
461 u32 mask
, size
, base
;
463 pci_read_config_dword(dev
, port
, &devres
);
464 if ((devres
& enable
) != enable
)
466 base
= devres
& 0xffff0000;
467 mask
= (devres
& 0x3f) << 16;
470 unsigned bit
= size
>> 1;
471 if ((bit
& mask
) == bit
)
476 * For now we only print it out. Eventually we'll want to
477 * reserve it, but let's get enough confirmation reports first.
480 dev_info(&dev
->dev
, "%s MMIO at %04x-%04x\n", name
, base
, base
+ size
- 1);
484 * PIIX4 ACPI: Two IO regions pointed to by longwords at
485 * 0x40 (64 bytes of ACPI registers)
486 * 0x90 (16 bytes of SMB registers)
487 * and a few strange programmable PIIX4 device resources.
489 static void __devinit
quirk_piix4_acpi(struct pci_dev
*dev
)
493 pci_read_config_dword(dev
, 0x40, ®ion
);
494 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
, "PIIX4 ACPI");
495 pci_read_config_dword(dev
, 0x90, ®ion
);
496 quirk_io_region(dev
, region
, 16, PCI_BRIDGE_RESOURCES
+1, "PIIX4 SMB");
498 /* Device resource A has enables for some of the other ones */
499 pci_read_config_dword(dev
, 0x5c, &res_a
);
501 piix4_io_quirk(dev
, "PIIX4 devres B", 0x60, 3 << 21);
502 piix4_io_quirk(dev
, "PIIX4 devres C", 0x64, 3 << 21);
504 /* Device resource D is just bitfields for static resources */
506 /* Device 12 enabled? */
507 if (res_a
& (1 << 29)) {
508 piix4_io_quirk(dev
, "PIIX4 devres E", 0x68, 1 << 20);
509 piix4_mem_quirk(dev
, "PIIX4 devres F", 0x6c, 1 << 7);
511 /* Device 13 enabled? */
512 if (res_a
& (1 << 30)) {
513 piix4_io_quirk(dev
, "PIIX4 devres G", 0x70, 1 << 20);
514 piix4_mem_quirk(dev
, "PIIX4 devres H", 0x74, 1 << 7);
516 piix4_io_quirk(dev
, "PIIX4 devres I", 0x78, 1 << 20);
517 piix4_io_quirk(dev
, "PIIX4 devres J", 0x7c, 1 << 20);
519 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371AB_3
, quirk_piix4_acpi
);
520 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443MX_3
, quirk_piix4_acpi
);
523 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
524 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
525 * 0x58 (64 bytes of GPIO I/O space)
527 static void __devinit
quirk_ich4_lpc_acpi(struct pci_dev
*dev
)
531 pci_read_config_dword(dev
, 0x40, ®ion
);
532 quirk_io_region(dev
, region
, 128, PCI_BRIDGE_RESOURCES
, "ICH4 ACPI/GPIO/TCO");
534 pci_read_config_dword(dev
, 0x58, ®ion
);
535 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
+1, "ICH4 GPIO");
537 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, quirk_ich4_lpc_acpi
);
538 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AB_0
, quirk_ich4_lpc_acpi
);
539 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, quirk_ich4_lpc_acpi
);
540 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_10
, quirk_ich4_lpc_acpi
);
541 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, quirk_ich4_lpc_acpi
);
542 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, quirk_ich4_lpc_acpi
);
543 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, quirk_ich4_lpc_acpi
);
544 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, quirk_ich4_lpc_acpi
);
545 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, quirk_ich4_lpc_acpi
);
546 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_1
, quirk_ich4_lpc_acpi
);
548 static void __devinit
ich6_lpc_acpi_gpio(struct pci_dev
*dev
)
552 pci_read_config_dword(dev
, 0x40, ®ion
);
553 quirk_io_region(dev
, region
, 128, PCI_BRIDGE_RESOURCES
, "ICH6 ACPI/GPIO/TCO");
555 pci_read_config_dword(dev
, 0x48, ®ion
);
556 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
+1, "ICH6 GPIO");
559 static void __devinit
ich6_lpc_generic_decode(struct pci_dev
*dev
, unsigned reg
, const char *name
, int dynsize
)
564 pci_read_config_dword(dev
, reg
, &val
);
572 * This is not correct. It is 16, 32 or 64 bytes depending on
573 * register D31:F0:ADh bits 5:4.
575 * But this gets us at least _part_ of it.
583 /* Just print it out for now. We should reserve it after more debugging */
584 dev_info(&dev
->dev
, "%s PIO at %04x-%04x\n", name
, base
, base
+size
-1);
587 static void __devinit
quirk_ich6_lpc(struct pci_dev
*dev
)
589 /* Shared ACPI/GPIO decode with all ICH6+ */
590 ich6_lpc_acpi_gpio(dev
);
592 /* ICH6-specific generic IO decode */
593 ich6_lpc_generic_decode(dev
, 0x84, "LPC Generic IO decode 1", 0);
594 ich6_lpc_generic_decode(dev
, 0x88, "LPC Generic IO decode 2", 1);
596 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_0
, quirk_ich6_lpc
);
597 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, quirk_ich6_lpc
);
599 static void __devinit
ich7_lpc_generic_decode(struct pci_dev
*dev
, unsigned reg
, const char *name
)
604 pci_read_config_dword(dev
, reg
, &val
);
611 * IO base in bits 15:2, mask in bits 23:18, both
615 mask
= (val
>> 16) & 0xfc;
618 /* Just print it out for now. We should reserve it after more debugging */
619 dev_info(&dev
->dev
, "%s PIO at %04x (mask %04x)\n", name
, base
, mask
);
622 /* ICH7-10 has the same common LPC generic IO decode registers */
623 static void __devinit
quirk_ich7_lpc(struct pci_dev
*dev
)
625 /* We share the common ACPI/DPIO decode with ICH6 */
626 ich6_lpc_acpi_gpio(dev
);
628 /* And have 4 ICH7+ generic decodes */
629 ich7_lpc_generic_decode(dev
, 0x84, "ICH7 LPC Generic IO decode 1");
630 ich7_lpc_generic_decode(dev
, 0x88, "ICH7 LPC Generic IO decode 2");
631 ich7_lpc_generic_decode(dev
, 0x8c, "ICH7 LPC Generic IO decode 3");
632 ich7_lpc_generic_decode(dev
, 0x90, "ICH7 LPC Generic IO decode 4");
634 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_0
, quirk_ich7_lpc
);
635 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_1
, quirk_ich7_lpc
);
636 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_31
, quirk_ich7_lpc
);
637 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_0
, quirk_ich7_lpc
);
638 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_2
, quirk_ich7_lpc
);
639 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_3
, quirk_ich7_lpc
);
640 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_1
, quirk_ich7_lpc
);
641 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_4
, quirk_ich7_lpc
);
642 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_2
, quirk_ich7_lpc
);
643 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_4
, quirk_ich7_lpc
);
644 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_7
, quirk_ich7_lpc
);
645 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_8
, quirk_ich7_lpc
);
646 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH10_1
, quirk_ich7_lpc
);
649 * VIA ACPI: One IO region pointed to by longword at
650 * 0x48 or 0x20 (256 bytes of ACPI registers)
652 static void __devinit
quirk_vt82c586_acpi(struct pci_dev
*dev
)
656 if (dev
->revision
& 0x10) {
657 pci_read_config_dword(dev
, 0x48, ®ion
);
658 region
&= PCI_BASE_ADDRESS_IO_MASK
;
659 quirk_io_region(dev
, region
, 256, PCI_BRIDGE_RESOURCES
, "vt82c586 ACPI");
662 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_3
, quirk_vt82c586_acpi
);
665 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
666 * 0x48 (256 bytes of ACPI registers)
667 * 0x70 (128 bytes of hardware monitoring register)
668 * 0x90 (16 bytes of SMB registers)
670 static void __devinit
quirk_vt82c686_acpi(struct pci_dev
*dev
)
675 quirk_vt82c586_acpi(dev
);
677 pci_read_config_word(dev
, 0x70, &hm
);
678 hm
&= PCI_BASE_ADDRESS_IO_MASK
;
679 quirk_io_region(dev
, hm
, 128, PCI_BRIDGE_RESOURCES
+ 1, "vt82c686 HW-mon");
681 pci_read_config_dword(dev
, 0x90, &smb
);
682 smb
&= PCI_BASE_ADDRESS_IO_MASK
;
683 quirk_io_region(dev
, smb
, 16, PCI_BRIDGE_RESOURCES
+ 2, "vt82c686 SMB");
685 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686_4
, quirk_vt82c686_acpi
);
688 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
689 * 0x88 (128 bytes of power management registers)
690 * 0xd0 (16 bytes of SMB registers)
692 static void __devinit
quirk_vt8235_acpi(struct pci_dev
*dev
)
696 pci_read_config_word(dev
, 0x88, &pm
);
697 pm
&= PCI_BASE_ADDRESS_IO_MASK
;
698 quirk_io_region(dev
, pm
, 128, PCI_BRIDGE_RESOURCES
, "vt8235 PM");
700 pci_read_config_word(dev
, 0xd0, &smb
);
701 smb
&= PCI_BASE_ADDRESS_IO_MASK
;
702 quirk_io_region(dev
, smb
, 16, PCI_BRIDGE_RESOURCES
+ 1, "vt8235 SMB");
704 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235
, quirk_vt8235_acpi
);
707 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
708 * Disable fast back-to-back on the secondary bus segment
710 static void __devinit
quirk_xio2000a(struct pci_dev
*dev
)
712 struct pci_dev
*pdev
;
715 dev_warn(&dev
->dev
, "TI XIO2000a quirk detected; "
716 "secondary bus fast back-to-back transfers disabled\n");
717 list_for_each_entry(pdev
, &dev
->subordinate
->devices
, bus_list
) {
718 pci_read_config_word(pdev
, PCI_COMMAND
, &command
);
719 if (command
& PCI_COMMAND_FAST_BACK
)
720 pci_write_config_word(pdev
, PCI_COMMAND
, command
& ~PCI_COMMAND_FAST_BACK
);
723 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI
, PCI_DEVICE_ID_TI_XIO2000A
,
726 #ifdef CONFIG_X86_IO_APIC
728 #include <asm/io_apic.h>
731 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
732 * devices to the external APIC.
734 * TODO: When we have device-specific interrupt routers,
735 * this code will go away from quirks.
737 static void quirk_via_ioapic(struct pci_dev
*dev
)
742 tmp
= 0; /* nothing routed to external APIC */
744 tmp
= 0x1f; /* all known bits (4-0) routed to external APIC */
746 dev_info(&dev
->dev
, "%sbling VIA external APIC routing\n",
747 tmp
== 0 ? "Disa" : "Ena");
749 /* Offset 0x58: External APIC IRQ output control */
750 pci_write_config_byte (dev
, 0x58, tmp
);
752 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_ioapic
);
753 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_ioapic
);
756 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
757 * This leads to doubled level interrupt rates.
758 * Set this bit to get rid of cycle wastage.
759 * Otherwise uncritical.
761 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev
*dev
)
764 #define BYPASS_APIC_DEASSERT 8
766 pci_read_config_byte(dev
, 0x5B, &misc_control2
);
767 if (!(misc_control2
& BYPASS_APIC_DEASSERT
)) {
768 dev_info(&dev
->dev
, "Bypassing VIA 8237 APIC De-Assert Message\n");
769 pci_write_config_byte(dev
, 0x5B, misc_control2
|BYPASS_APIC_DEASSERT
);
772 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_vt8237_bypass_apic_deassert
);
773 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_vt8237_bypass_apic_deassert
);
776 * The AMD io apic can hang the box when an apic irq is masked.
777 * We check all revs >= B0 (yet not in the pre production!) as the bug
778 * is currently marked NoFix
780 * We have multiple reports of hangs with this chipset that went away with
781 * noapic specified. For the moment we assume it's the erratum. We may be wrong
782 * of course. However the advice is demonstrably good even if so..
784 static void __devinit
quirk_amd_ioapic(struct pci_dev
*dev
)
786 if (dev
->revision
>= 0x02) {
787 dev_warn(&dev
->dev
, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
788 dev_warn(&dev
->dev
, " : booting with the \"noapic\" option\n");
791 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_VIPER_7410
, quirk_amd_ioapic
);
793 static void __init
quirk_ioapic_rmw(struct pci_dev
*dev
)
795 if (dev
->devfn
== 0 && dev
->bus
->number
== 0)
798 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_ANY_ID
, quirk_ioapic_rmw
);
799 #endif /* CONFIG_X86_IO_APIC */
802 * Some settings of MMRBC can lead to data corruption so block changes.
803 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
805 static void __init
quirk_amd_8131_mmrbc(struct pci_dev
*dev
)
807 if (dev
->subordinate
&& dev
->revision
<= 0x12) {
808 dev_info(&dev
->dev
, "AMD8131 rev %x detected; "
809 "disabling PCI-X MMRBC\n", dev
->revision
);
810 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MMRBC
;
813 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_amd_8131_mmrbc
);
816 * FIXME: it is questionable that quirk_via_acpi
817 * is needed. It shows up as an ISA bridge, and does not
818 * support the PCI_INTERRUPT_LINE register at all. Therefore
819 * it seems like setting the pci_dev's 'irq' to the
820 * value of the ACPI SCI interrupt is only done for convenience.
823 static void __devinit
quirk_via_acpi(struct pci_dev
*d
)
826 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
829 pci_read_config_byte(d
, 0x42, &irq
);
831 if (irq
&& (irq
!= 2))
834 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_3
, quirk_via_acpi
);
835 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686_4
, quirk_via_acpi
);
839 * VIA bridges which have VLink
842 static int via_vlink_dev_lo
= -1, via_vlink_dev_hi
= 18;
844 static void quirk_via_bridge(struct pci_dev
*dev
)
846 /* See what bridge we have and find the device ranges */
847 switch (dev
->device
) {
848 case PCI_DEVICE_ID_VIA_82C686
:
849 /* The VT82C686 is special, it attaches to PCI and can have
850 any device number. All its subdevices are functions of
851 that single device. */
852 via_vlink_dev_lo
= PCI_SLOT(dev
->devfn
);
853 via_vlink_dev_hi
= PCI_SLOT(dev
->devfn
);
855 case PCI_DEVICE_ID_VIA_8237
:
856 case PCI_DEVICE_ID_VIA_8237A
:
857 via_vlink_dev_lo
= 15;
859 case PCI_DEVICE_ID_VIA_8235
:
860 via_vlink_dev_lo
= 16;
862 case PCI_DEVICE_ID_VIA_8231
:
863 case PCI_DEVICE_ID_VIA_8233_0
:
864 case PCI_DEVICE_ID_VIA_8233A
:
865 case PCI_DEVICE_ID_VIA_8233C_0
:
866 via_vlink_dev_lo
= 17;
870 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_bridge
);
871 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8231
, quirk_via_bridge
);
872 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233_0
, quirk_via_bridge
);
873 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233A
, quirk_via_bridge
);
874 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233C_0
, quirk_via_bridge
);
875 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235
, quirk_via_bridge
);
876 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_bridge
);
877 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237A
, quirk_via_bridge
);
880 * quirk_via_vlink - VIA VLink IRQ number update
883 * If the device we are dealing with is on a PIC IRQ we need to
884 * ensure that the IRQ line register which usually is not relevant
885 * for PCI cards, is actually written so that interrupts get sent
886 * to the right place.
887 * We only do this on systems where a VIA south bridge was detected,
888 * and only for VIA devices on the motherboard (see quirk_via_bridge
892 static void quirk_via_vlink(struct pci_dev
*dev
)
896 /* Check if we have VLink at all */
897 if (via_vlink_dev_lo
== -1)
902 /* Don't quirk interrupts outside the legacy IRQ range */
903 if (!new_irq
|| new_irq
> 15)
906 /* Internal device ? */
907 if (dev
->bus
->number
!= 0 || PCI_SLOT(dev
->devfn
) > via_vlink_dev_hi
||
908 PCI_SLOT(dev
->devfn
) < via_vlink_dev_lo
)
911 /* This is an internal VLink device on a PIC interrupt. The BIOS
912 ought to have set this but may not have, so we redo it */
914 pci_read_config_byte(dev
, PCI_INTERRUPT_LINE
, &irq
);
915 if (new_irq
!= irq
) {
916 dev_info(&dev
->dev
, "VIA VLink IRQ fixup, from %d to %d\n",
918 udelay(15); /* unknown if delay really needed */
919 pci_write_config_byte(dev
, PCI_INTERRUPT_LINE
, new_irq
);
922 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA
, PCI_ANY_ID
, quirk_via_vlink
);
925 * VIA VT82C598 has its device ID settable and many BIOSes
926 * set it to the ID of VT82C597 for backward compatibility.
927 * We need to switch it off to be able to recognize the real
930 static void __devinit
quirk_vt82c598_id(struct pci_dev
*dev
)
932 pci_write_config_byte(dev
, 0xfc, 0);
933 pci_read_config_word(dev
, PCI_DEVICE_ID
, &dev
->device
);
935 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C597_0
, quirk_vt82c598_id
);
938 * CardBus controllers have a legacy base address that enables them
939 * to respond as i82365 pcmcia controllers. We don't want them to
940 * do this even if the Linux CardBus driver is not loaded, because
941 * the Linux i82365 driver does not (and should not) handle CardBus.
943 static void quirk_cardbus_legacy(struct pci_dev
*dev
)
945 if ((PCI_CLASS_BRIDGE_CARDBUS
<< 8) ^ dev
->class)
947 pci_write_config_dword(dev
, PCI_CB_LEGACY_MODE_BASE
, 0);
949 DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID
, PCI_ANY_ID
, quirk_cardbus_legacy
);
950 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID
, PCI_ANY_ID
, quirk_cardbus_legacy
);
953 * Following the PCI ordering rules is optional on the AMD762. I'm not
954 * sure what the designers were smoking but let's not inhale...
956 * To be fair to AMD, it follows the spec by default, its BIOS people
959 static void quirk_amd_ordering(struct pci_dev
*dev
)
962 pci_read_config_dword(dev
, 0x4C, &pcic
);
965 dev_warn(&dev
->dev
, "BIOS failed to enable PCI standards compliance; fixing this error\n");
966 pci_write_config_dword(dev
, 0x4C, pcic
);
967 pci_read_config_dword(dev
, 0x84, &pcic
);
968 pcic
|= (1<<23); /* Required in this mode */
969 pci_write_config_dword(dev
, 0x84, pcic
);
972 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_FE_GATE_700C
, quirk_amd_ordering
);
973 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_FE_GATE_700C
, quirk_amd_ordering
);
976 * DreamWorks provided workaround for Dunord I-3000 problem
978 * This card decodes and responds to addresses not apparently
979 * assigned to it. We force a larger allocation to ensure that
980 * nothing gets put too close to it.
982 static void __devinit
quirk_dunord ( struct pci_dev
* dev
)
984 struct resource
*r
= &dev
->resource
[1];
988 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD
, PCI_DEVICE_ID_DUNORD_I3000
, quirk_dunord
);
991 * i82380FB mobile docking controller: its PCI-to-PCI bridge
992 * is subtractive decoding (transparent), and does indicate this
993 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
996 static void __devinit
quirk_transparent_bridge(struct pci_dev
*dev
)
998 dev
->transparent
= 1;
1000 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82380FB
, quirk_transparent_bridge
);
1001 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA
, 0x605, quirk_transparent_bridge
);
1004 * Common misconfiguration of the MediaGX/Geode PCI master that will
1005 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
1006 * datasheets found at http://www.national.com/ds/GX for info on what
1007 * these bits do. <christer@weinigel.se>
1009 static void quirk_mediagx_master(struct pci_dev
*dev
)
1012 pci_read_config_byte(dev
, 0x41, ®
);
1015 dev_info(&dev
->dev
, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg
);
1016 pci_write_config_byte(dev
, 0x41, reg
);
1019 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX
, PCI_DEVICE_ID_CYRIX_PCI_MASTER
, quirk_mediagx_master
);
1020 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX
, PCI_DEVICE_ID_CYRIX_PCI_MASTER
, quirk_mediagx_master
);
1023 * Ensure C0 rev restreaming is off. This is normally done by
1024 * the BIOS but in the odd case it is not the results are corruption
1025 * hence the presence of a Linux check
1027 static void quirk_disable_pxb(struct pci_dev
*pdev
)
1031 if (pdev
->revision
!= 0x04) /* Only C0 requires this */
1033 pci_read_config_word(pdev
, 0x40, &config
);
1034 if (config
& (1<<6)) {
1036 pci_write_config_word(pdev
, 0x40, config
);
1037 dev_info(&pdev
->dev
, "C0 revision 450NX. Disabling PCI restreaming\n");
1040 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82454NX
, quirk_disable_pxb
);
1041 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82454NX
, quirk_disable_pxb
);
1043 static void __devinit
quirk_amd_ide_mode(struct pci_dev
*pdev
)
1045 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1048 pci_read_config_byte(pdev
, PCI_CLASS_DEVICE
, &tmp
);
1050 pci_read_config_byte(pdev
, 0x40, &tmp
);
1051 pci_write_config_byte(pdev
, 0x40, tmp
|1);
1052 pci_write_config_byte(pdev
, 0x9, 1);
1053 pci_write_config_byte(pdev
, 0xa, 6);
1054 pci_write_config_byte(pdev
, 0x40, tmp
);
1056 pdev
->class = PCI_CLASS_STORAGE_SATA_AHCI
;
1057 dev_info(&pdev
->dev
, "set SATA to AHCI mode\n");
1060 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP600_SATA
, quirk_amd_ide_mode
);
1061 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP600_SATA
, quirk_amd_ide_mode
);
1062 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP700_SATA
, quirk_amd_ide_mode
);
1063 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP700_SATA
, quirk_amd_ide_mode
);
1064 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE
, quirk_amd_ide_mode
);
1065 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE
, quirk_amd_ide_mode
);
1068 * Serverworks CSB5 IDE does not fully support native mode
1070 static void __devinit
quirk_svwks_csb5ide(struct pci_dev
*pdev
)
1073 pci_read_config_byte(pdev
, PCI_CLASS_PROG
, &prog
);
1077 pci_write_config_byte(pdev
, PCI_CLASS_PROG
, prog
);
1078 /* PCI layer will sort out resources */
1081 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
, quirk_svwks_csb5ide
);
1084 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1086 static void __init
quirk_ide_samemode(struct pci_dev
*pdev
)
1090 pci_read_config_byte(pdev
, PCI_CLASS_PROG
, &prog
);
1092 if (((prog
& 1) && !(prog
& 4)) || ((prog
& 4) && !(prog
& 1))) {
1093 dev_info(&pdev
->dev
, "IDE mode mismatch; forcing legacy mode\n");
1096 pci_write_config_byte(pdev
, PCI_CLASS_PROG
, prog
);
1099 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_10
, quirk_ide_samemode
);
1102 * Some ATA devices break if put into D3
1105 static void __devinit
quirk_no_ata_d3(struct pci_dev
*pdev
)
1107 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1108 if ((pdev
->class >> 8) == PCI_CLASS_STORAGE_IDE
)
1109 pdev
->dev_flags
|= PCI_DEV_FLAGS_NO_D3
;
1111 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, PCI_ANY_ID
, quirk_no_ata_d3
);
1112 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI
, PCI_ANY_ID
, quirk_no_ata_d3
);
1113 /* ALi loses some register settings that we cannot then restore */
1114 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL
, PCI_ANY_ID
, quirk_no_ata_d3
);
1115 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1116 occur when mode detecting */
1117 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA
, PCI_ANY_ID
, quirk_no_ata_d3
);
1119 /* This was originally an Alpha specific thing, but it really fits here.
1120 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1122 static void __init
quirk_eisa_bridge(struct pci_dev
*dev
)
1124 dev
->class = PCI_CLASS_BRIDGE_EISA
<< 8;
1126 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82375
, quirk_eisa_bridge
);
1130 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1131 * is not activated. The myth is that Asus said that they do not want the
1132 * users to be irritated by just another PCI Device in the Win98 device
1133 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1134 * package 2.7.0 for details)
1136 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1137 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1138 * becomes necessary to do this tweak in two steps -- the chosen trigger
1139 * is either the Host bridge (preferred) or on-board VGA controller.
1141 * Note that we used to unhide the SMBus that way on Toshiba laptops
1142 * (Satellite A40 and Tecra M2) but then found that the thermal management
1143 * was done by SMM code, which could cause unsynchronized concurrent
1144 * accesses to the SMBus registers, with potentially bad effects. Thus you
1145 * should be very careful when adding new entries: if SMM is accessing the
1146 * Intel SMBus, this is a very good reason to leave it hidden.
1148 * Likewise, many recent laptops use ACPI for thermal management. If the
1149 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1150 * natively, and keeping the SMBus hidden is the right thing to do. If you
1151 * are about to add an entry in the table below, please first disassemble
1152 * the DSDT and double-check that there is no code accessing the SMBus.
1154 static int asus_hides_smbus
;
1156 static void __init
asus_hides_smbus_hostbridge(struct pci_dev
*dev
)
1158 if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_ASUSTEK
)) {
1159 if (dev
->device
== PCI_DEVICE_ID_INTEL_82845_HB
)
1160 switch(dev
->subsystem_device
) {
1161 case 0x8025: /* P4B-LX */
1162 case 0x8070: /* P4B */
1163 case 0x8088: /* P4B533 */
1164 case 0x1626: /* L3C notebook */
1165 asus_hides_smbus
= 1;
1167 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82845G_HB
)
1168 switch(dev
->subsystem_device
) {
1169 case 0x80b1: /* P4GE-V */
1170 case 0x80b2: /* P4PE */
1171 case 0x8093: /* P4B533-V */
1172 asus_hides_smbus
= 1;
1174 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82850_HB
)
1175 switch(dev
->subsystem_device
) {
1176 case 0x8030: /* P4T533 */
1177 asus_hides_smbus
= 1;
1179 else if (dev
->device
== PCI_DEVICE_ID_INTEL_7205_0
)
1180 switch (dev
->subsystem_device
) {
1181 case 0x8070: /* P4G8X Deluxe */
1182 asus_hides_smbus
= 1;
1184 else if (dev
->device
== PCI_DEVICE_ID_INTEL_E7501_MCH
)
1185 switch (dev
->subsystem_device
) {
1186 case 0x80c9: /* PU-DLS */
1187 asus_hides_smbus
= 1;
1189 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82855GM_HB
)
1190 switch (dev
->subsystem_device
) {
1191 case 0x1751: /* M2N notebook */
1192 case 0x1821: /* M5N notebook */
1193 case 0x1897: /* A6L notebook */
1194 asus_hides_smbus
= 1;
1196 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1197 switch (dev
->subsystem_device
) {
1198 case 0x184b: /* W1N notebook */
1199 case 0x186a: /* M6Ne notebook */
1200 asus_hides_smbus
= 1;
1202 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82865_HB
)
1203 switch (dev
->subsystem_device
) {
1204 case 0x80f2: /* P4P800-X */
1205 asus_hides_smbus
= 1;
1207 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82915GM_HB
)
1208 switch (dev
->subsystem_device
) {
1209 case 0x1882: /* M6V notebook */
1210 case 0x1977: /* A6VA notebook */
1211 asus_hides_smbus
= 1;
1213 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_HP
)) {
1214 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1215 switch(dev
->subsystem_device
) {
1216 case 0x088C: /* HP Compaq nc8000 */
1217 case 0x0890: /* HP Compaq nc6000 */
1218 asus_hides_smbus
= 1;
1220 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82865_HB
)
1221 switch (dev
->subsystem_device
) {
1222 case 0x12bc: /* HP D330L */
1223 case 0x12bd: /* HP D530 */
1224 case 0x006a: /* HP Compaq nx9500 */
1225 asus_hides_smbus
= 1;
1227 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82875_HB
)
1228 switch (dev
->subsystem_device
) {
1229 case 0x12bf: /* HP xw4100 */
1230 asus_hides_smbus
= 1;
1232 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_SAMSUNG
)) {
1233 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1234 switch(dev
->subsystem_device
) {
1235 case 0xC00C: /* Samsung P35 notebook */
1236 asus_hides_smbus
= 1;
1238 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_COMPAQ
)) {
1239 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1240 switch(dev
->subsystem_device
) {
1241 case 0x0058: /* Compaq Evo N620c */
1242 asus_hides_smbus
= 1;
1244 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82810_IG3
)
1245 switch(dev
->subsystem_device
) {
1246 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1247 /* Motherboard doesn't have Host bridge
1248 * subvendor/subdevice IDs, therefore checking
1249 * its on-board VGA controller */
1250 asus_hides_smbus
= 1;
1252 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82801DB_2
)
1253 switch(dev
->subsystem_device
) {
1254 case 0x00b8: /* Compaq Evo D510 CMT */
1255 case 0x00b9: /* Compaq Evo D510 SFF */
1256 case 0x00ba: /* Compaq Evo D510 USDT */
1257 /* Motherboard doesn't have Host bridge
1258 * subvendor/subdevice IDs and on-board VGA
1259 * controller is disabled if an AGP card is
1260 * inserted, therefore checking USB UHCI
1262 asus_hides_smbus
= 1;
1264 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82815_CGC
)
1265 switch (dev
->subsystem_device
) {
1266 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1267 /* Motherboard doesn't have host bridge
1268 * subvendor/subdevice IDs, therefore checking
1269 * its on-board VGA controller */
1270 asus_hides_smbus
= 1;
1274 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82845_HB
, asus_hides_smbus_hostbridge
);
1275 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82845G_HB
, asus_hides_smbus_hostbridge
);
1276 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82850_HB
, asus_hides_smbus_hostbridge
);
1277 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82865_HB
, asus_hides_smbus_hostbridge
);
1278 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82875_HB
, asus_hides_smbus_hostbridge
);
1279 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_7205_0
, asus_hides_smbus_hostbridge
);
1280 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7501_MCH
, asus_hides_smbus_hostbridge
);
1281 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82855PM_HB
, asus_hides_smbus_hostbridge
);
1282 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82855GM_HB
, asus_hides_smbus_hostbridge
);
1283 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82915GM_HB
, asus_hides_smbus_hostbridge
);
1285 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82810_IG3
, asus_hides_smbus_hostbridge
);
1286 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_2
, asus_hides_smbus_hostbridge
);
1287 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82815_CGC
, asus_hides_smbus_hostbridge
);
1289 static void asus_hides_smbus_lpc(struct pci_dev
*dev
)
1293 if (likely(!asus_hides_smbus
))
1296 pci_read_config_word(dev
, 0xF2, &val
);
1298 pci_write_config_word(dev
, 0xF2, val
& (~0x8));
1299 pci_read_config_word(dev
, 0xF2, &val
);
1301 dev_info(&dev
->dev
, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val
);
1303 dev_info(&dev
->dev
, "Enabled i801 SMBus device\n");
1306 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, asus_hides_smbus_lpc
);
1307 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, asus_hides_smbus_lpc
);
1308 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, asus_hides_smbus_lpc
);
1309 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, asus_hides_smbus_lpc
);
1310 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, asus_hides_smbus_lpc
);
1311 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, asus_hides_smbus_lpc
);
1312 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, asus_hides_smbus_lpc
);
1313 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, asus_hides_smbus_lpc
);
1314 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, asus_hides_smbus_lpc
);
1315 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, asus_hides_smbus_lpc
);
1316 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, asus_hides_smbus_lpc
);
1317 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, asus_hides_smbus_lpc
);
1318 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, asus_hides_smbus_lpc
);
1319 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, asus_hides_smbus_lpc
);
1321 /* It appears we just have one such device. If not, we have a warning */
1322 static void __iomem
*asus_rcba_base
;
1323 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev
*dev
)
1327 if (likely(!asus_hides_smbus
))
1329 WARN_ON(asus_rcba_base
);
1331 pci_read_config_dword(dev
, 0xF0, &rcba
);
1332 /* use bits 31:14, 16 kB aligned */
1333 asus_rcba_base
= ioremap_nocache(rcba
& 0xFFFFC000, 0x4000);
1334 if (asus_rcba_base
== NULL
)
1338 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev
*dev
)
1342 if (likely(!asus_hides_smbus
|| !asus_rcba_base
))
1344 /* read the Function Disable register, dword mode only */
1345 val
= readl(asus_rcba_base
+ 0x3418);
1346 writel(val
& 0xFFFFFFF7, asus_rcba_base
+ 0x3418); /* enable the SMBus device */
1349 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev
*dev
)
1351 if (likely(!asus_hides_smbus
|| !asus_rcba_base
))
1353 iounmap(asus_rcba_base
);
1354 asus_rcba_base
= NULL
;
1355 dev_info(&dev
->dev
, "Enabled ICH6/i801 SMBus device\n");
1358 static void asus_hides_smbus_lpc_ich6(struct pci_dev
*dev
)
1360 asus_hides_smbus_lpc_ich6_suspend(dev
);
1361 asus_hides_smbus_lpc_ich6_resume_early(dev
);
1362 asus_hides_smbus_lpc_ich6_resume(dev
);
1364 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6
);
1365 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_suspend
);
1366 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_resume
);
1367 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_resume_early
);
1370 * SiS 96x south bridge: BIOS typically hides SMBus device...
1372 static void quirk_sis_96x_smbus(struct pci_dev
*dev
)
1375 pci_read_config_byte(dev
, 0x77, &val
);
1377 dev_info(&dev
->dev
, "Enabling SiS 96x SMBus\n");
1378 pci_write_config_byte(dev
, 0x77, val
& ~0x10);
1381 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_961
, quirk_sis_96x_smbus
);
1382 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_962
, quirk_sis_96x_smbus
);
1383 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_963
, quirk_sis_96x_smbus
);
1384 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_LPC
, quirk_sis_96x_smbus
);
1385 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_961
, quirk_sis_96x_smbus
);
1386 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_962
, quirk_sis_96x_smbus
);
1387 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_963
, quirk_sis_96x_smbus
);
1388 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_LPC
, quirk_sis_96x_smbus
);
1391 * ... This is further complicated by the fact that some SiS96x south
1392 * bridges pretend to be 85C503/5513 instead. In that case see if we
1393 * spotted a compatible north bridge to make sure.
1394 * (pci_find_device doesn't work yet)
1396 * We can also enable the sis96x bit in the discovery register..
1398 #define SIS_DETECT_REGISTER 0x40
1400 static void quirk_sis_503(struct pci_dev
*dev
)
1405 pci_read_config_byte(dev
, SIS_DETECT_REGISTER
, ®
);
1406 pci_write_config_byte(dev
, SIS_DETECT_REGISTER
, reg
| (1 << 6));
1407 pci_read_config_word(dev
, PCI_DEVICE_ID
, &devid
);
1408 if (((devid
& 0xfff0) != 0x0960) && (devid
!= 0x0018)) {
1409 pci_write_config_byte(dev
, SIS_DETECT_REGISTER
, reg
);
1414 * Ok, it now shows up as a 96x.. run the 96x quirk by
1415 * hand in case it has already been processed.
1416 * (depends on link order, which is apparently not guaranteed)
1418 dev
->device
= devid
;
1419 quirk_sis_96x_smbus(dev
);
1421 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_503
, quirk_sis_503
);
1422 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_503
, quirk_sis_503
);
1426 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1427 * and MC97 modem controller are disabled when a second PCI soundcard is
1428 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1431 static void asus_hides_ac97_lpc(struct pci_dev
*dev
)
1434 int asus_hides_ac97
= 0;
1436 if (likely(dev
->subsystem_vendor
== PCI_VENDOR_ID_ASUSTEK
)) {
1437 if (dev
->device
== PCI_DEVICE_ID_VIA_8237
)
1438 asus_hides_ac97
= 1;
1441 if (!asus_hides_ac97
)
1444 pci_read_config_byte(dev
, 0x50, &val
);
1446 pci_write_config_byte(dev
, 0x50, val
& (~0xc0));
1447 pci_read_config_byte(dev
, 0x50, &val
);
1449 dev_info(&dev
->dev
, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val
);
1451 dev_info(&dev
->dev
, "Enabled onboard AC97/MC97 devices\n");
1454 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, asus_hides_ac97_lpc
);
1455 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, asus_hides_ac97_lpc
);
1457 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1460 * If we are using libata we can drive this chip properly but must
1461 * do this early on to make the additional device appear during
1464 static void quirk_jmicron_ata(struct pci_dev
*pdev
)
1466 u32 conf1
, conf5
, class;
1469 /* Only poke fn 0 */
1470 if (PCI_FUNC(pdev
->devfn
))
1473 pci_read_config_dword(pdev
, 0x40, &conf1
);
1474 pci_read_config_dword(pdev
, 0x80, &conf5
);
1476 conf1
&= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1477 conf5
&= ~(1 << 24); /* Clear bit 24 */
1479 switch (pdev
->device
) {
1480 case PCI_DEVICE_ID_JMICRON_JMB360
: /* SATA single port */
1481 case PCI_DEVICE_ID_JMICRON_JMB362
: /* SATA dual ports */
1482 /* The controller should be in single function ahci mode */
1483 conf1
|= 0x0002A100; /* Set 8, 13, 15, 17 */
1486 case PCI_DEVICE_ID_JMICRON_JMB365
:
1487 case PCI_DEVICE_ID_JMICRON_JMB366
:
1488 /* Redirect IDE second PATA port to the right spot */
1491 case PCI_DEVICE_ID_JMICRON_JMB361
:
1492 case PCI_DEVICE_ID_JMICRON_JMB363
:
1493 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1494 /* Set the class codes correctly and then direct IDE 0 */
1495 conf1
|= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1498 case PCI_DEVICE_ID_JMICRON_JMB368
:
1499 /* The controller should be in single function IDE mode */
1500 conf1
|= 0x00C00000; /* Set 22, 23 */
1504 pci_write_config_dword(pdev
, 0x40, conf1
);
1505 pci_write_config_dword(pdev
, 0x80, conf5
);
1507 /* Update pdev accordingly */
1508 pci_read_config_byte(pdev
, PCI_HEADER_TYPE
, &hdr
);
1509 pdev
->hdr_type
= hdr
& 0x7f;
1510 pdev
->multifunction
= !!(hdr
& 0x80);
1512 pci_read_config_dword(pdev
, PCI_CLASS_REVISION
, &class);
1513 pdev
->class = class >> 8;
1515 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB360
, quirk_jmicron_ata
);
1516 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB361
, quirk_jmicron_ata
);
1517 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB362
, quirk_jmicron_ata
);
1518 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB363
, quirk_jmicron_ata
);
1519 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB365
, quirk_jmicron_ata
);
1520 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB366
, quirk_jmicron_ata
);
1521 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB368
, quirk_jmicron_ata
);
1522 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB360
, quirk_jmicron_ata
);
1523 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB361
, quirk_jmicron_ata
);
1524 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB362
, quirk_jmicron_ata
);
1525 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB363
, quirk_jmicron_ata
);
1526 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB365
, quirk_jmicron_ata
);
1527 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB366
, quirk_jmicron_ata
);
1528 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB368
, quirk_jmicron_ata
);
1532 #ifdef CONFIG_X86_IO_APIC
1533 static void __init
quirk_alder_ioapic(struct pci_dev
*pdev
)
1537 if ((pdev
->class >> 8) != 0xff00)
1540 /* the first BAR is the location of the IO APIC...we must
1541 * not touch this (and it's already covered by the fixmap), so
1542 * forcibly insert it into the resource tree */
1543 if (pci_resource_start(pdev
, 0) && pci_resource_len(pdev
, 0))
1544 insert_resource(&iomem_resource
, &pdev
->resource
[0]);
1546 /* The next five BARs all seem to be rubbish, so just clean
1548 for (i
=1; i
< 6; i
++) {
1549 memset(&pdev
->resource
[i
], 0, sizeof(pdev
->resource
[i
]));
1553 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_EESSC
, quirk_alder_ioapic
);
1556 static void __devinit
quirk_pcie_mch(struct pci_dev
*pdev
)
1561 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7520_MCH
, quirk_pcie_mch
);
1562 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7320_MCH
, quirk_pcie_mch
);
1563 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7525_MCH
, quirk_pcie_mch
);
1567 * It's possible for the MSI to get corrupted if shpc and acpi
1568 * are used together on certain PXH-based systems.
1570 static void __devinit
quirk_pcie_pxh(struct pci_dev
*dev
)
1574 dev_warn(&dev
->dev
, "PXH quirk detected; SHPC device MSI disabled\n");
1576 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHD_0
, quirk_pcie_pxh
);
1577 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHD_1
, quirk_pcie_pxh
);
1578 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_pcie_pxh
);
1579 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_pcie_pxh
);
1580 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_pcie_pxh
);
1583 * Some Intel PCI Express chipsets have trouble with downstream
1584 * device power management.
1586 static void quirk_intel_pcie_pm(struct pci_dev
* dev
)
1588 pci_pm_d3_delay
= 120;
1592 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e2, quirk_intel_pcie_pm
);
1593 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e3, quirk_intel_pcie_pm
);
1594 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e4, quirk_intel_pcie_pm
);
1595 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e5, quirk_intel_pcie_pm
);
1596 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e6, quirk_intel_pcie_pm
);
1597 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e7, quirk_intel_pcie_pm
);
1598 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f7, quirk_intel_pcie_pm
);
1599 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f8, quirk_intel_pcie_pm
);
1600 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f9, quirk_intel_pcie_pm
);
1601 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25fa, quirk_intel_pcie_pm
);
1602 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2601, quirk_intel_pcie_pm
);
1603 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2602, quirk_intel_pcie_pm
);
1604 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2603, quirk_intel_pcie_pm
);
1605 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2604, quirk_intel_pcie_pm
);
1606 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2605, quirk_intel_pcie_pm
);
1607 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2606, quirk_intel_pcie_pm
);
1608 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2607, quirk_intel_pcie_pm
);
1609 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2608, quirk_intel_pcie_pm
);
1610 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2609, quirk_intel_pcie_pm
);
1611 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x260a, quirk_intel_pcie_pm
);
1612 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x260b, quirk_intel_pcie_pm
);
1614 #ifdef CONFIG_X86_IO_APIC
1616 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1617 * remap the original interrupt in the linux kernel to the boot interrupt, so
1618 * that a PCI device's interrupt handler is installed on the boot interrupt
1621 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev
*dev
)
1623 if (noioapicquirk
|| noioapicreroute
)
1626 dev
->irq_reroute_variant
= INTEL_IRQ_REROUTE_VARIANT
;
1627 dev_info(&dev
->dev
, "rerouting interrupts for [%04x:%04x]\n",
1628 dev
->vendor
, dev
->device
);
1630 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_0
, quirk_reroute_to_boot_interrupts_intel
);
1631 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_1
, quirk_reroute_to_boot_interrupts_intel
);
1632 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB2_0
, quirk_reroute_to_boot_interrupts_intel
);
1633 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_reroute_to_boot_interrupts_intel
);
1634 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_reroute_to_boot_interrupts_intel
);
1635 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_reroute_to_boot_interrupts_intel
);
1636 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_0
, quirk_reroute_to_boot_interrupts_intel
);
1637 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_1
, quirk_reroute_to_boot_interrupts_intel
);
1638 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_0
, quirk_reroute_to_boot_interrupts_intel
);
1639 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_1
, quirk_reroute_to_boot_interrupts_intel
);
1640 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB2_0
, quirk_reroute_to_boot_interrupts_intel
);
1641 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_reroute_to_boot_interrupts_intel
);
1642 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_reroute_to_boot_interrupts_intel
);
1643 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_reroute_to_boot_interrupts_intel
);
1644 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_0
, quirk_reroute_to_boot_interrupts_intel
);
1645 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_1
, quirk_reroute_to_boot_interrupts_intel
);
1648 * On some chipsets we can disable the generation of legacy INTx boot
1653 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1654 * 300641-004US, section 5.7.3.
1656 #define INTEL_6300_IOAPIC_ABAR 0x40
1657 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1659 static void quirk_disable_intel_boot_interrupt(struct pci_dev
*dev
)
1661 u16 pci_config_word
;
1666 pci_read_config_word(dev
, INTEL_6300_IOAPIC_ABAR
, &pci_config_word
);
1667 pci_config_word
|= INTEL_6300_DISABLE_BOOT_IRQ
;
1668 pci_write_config_word(dev
, INTEL_6300_IOAPIC_ABAR
, pci_config_word
);
1670 dev_info(&dev
->dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1671 dev
->vendor
, dev
->device
);
1673 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_10
, quirk_disable_intel_boot_interrupt
);
1674 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_10
, quirk_disable_intel_boot_interrupt
);
1677 * disable boot interrupts on HT-1000
1679 #define BC_HT1000_FEATURE_REG 0x64
1680 #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1681 #define BC_HT1000_MAP_IDX 0xC00
1682 #define BC_HT1000_MAP_DATA 0xC01
1684 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev
*dev
)
1686 u32 pci_config_dword
;
1692 pci_read_config_dword(dev
, BC_HT1000_FEATURE_REG
, &pci_config_dword
);
1693 pci_write_config_dword(dev
, BC_HT1000_FEATURE_REG
, pci_config_dword
|
1694 BC_HT1000_PIC_REGS_ENABLE
);
1696 for (irq
= 0x10; irq
< 0x10 + 32; irq
++) {
1697 outb(irq
, BC_HT1000_MAP_IDX
);
1698 outb(0x00, BC_HT1000_MAP_DATA
);
1701 pci_write_config_dword(dev
, BC_HT1000_FEATURE_REG
, pci_config_dword
);
1703 dev_info(&dev
->dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1704 dev
->vendor
, dev
->device
);
1706 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT1000SB
, quirk_disable_broadcom_boot_interrupt
);
1707 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT1000SB
, quirk_disable_broadcom_boot_interrupt
);
1710 * disable boot interrupts on AMD and ATI chipsets
1713 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1714 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1715 * (due to an erratum).
1717 #define AMD_813X_MISC 0x40
1718 #define AMD_813X_NOIOAMODE (1<<0)
1719 #define AMD_813X_REV_B1 0x12
1720 #define AMD_813X_REV_B2 0x13
1722 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev
*dev
)
1724 u32 pci_config_dword
;
1728 if ((dev
->revision
== AMD_813X_REV_B1
) ||
1729 (dev
->revision
== AMD_813X_REV_B2
))
1732 pci_read_config_dword(dev
, AMD_813X_MISC
, &pci_config_dword
);
1733 pci_config_dword
&= ~AMD_813X_NOIOAMODE
;
1734 pci_write_config_dword(dev
, AMD_813X_MISC
, pci_config_dword
);
1736 dev_info(&dev
->dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1737 dev
->vendor
, dev
->device
);
1739 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1740 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1741 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1742 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1744 #define AMD_8111_PCI_IRQ_ROUTING 0x56
1746 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev
*dev
)
1748 u16 pci_config_word
;
1753 pci_read_config_word(dev
, AMD_8111_PCI_IRQ_ROUTING
, &pci_config_word
);
1754 if (!pci_config_word
) {
1755 dev_info(&dev
->dev
, "boot interrupts on device [%04x:%04x] "
1756 "already disabled\n", dev
->vendor
, dev
->device
);
1759 pci_write_config_word(dev
, AMD_8111_PCI_IRQ_ROUTING
, 0);
1760 dev_info(&dev
->dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1761 dev
->vendor
, dev
->device
);
1763 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8111_SMBUS
, quirk_disable_amd_8111_boot_interrupt
);
1764 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8111_SMBUS
, quirk_disable_amd_8111_boot_interrupt
);
1765 #endif /* CONFIG_X86_IO_APIC */
1768 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1769 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1770 * Re-allocate the region if needed...
1772 static void __init
quirk_tc86c001_ide(struct pci_dev
*dev
)
1774 struct resource
*r
= &dev
->resource
[0];
1776 if (r
->start
& 0x8) {
1781 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2
,
1782 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE
,
1783 quirk_tc86c001_ide
);
1785 static void __devinit
quirk_netmos(struct pci_dev
*dev
)
1787 unsigned int num_parallel
= (dev
->subsystem_device
& 0xf0) >> 4;
1788 unsigned int num_serial
= dev
->subsystem_device
& 0xf;
1791 * These Netmos parts are multiport serial devices with optional
1792 * parallel ports. Even when parallel ports are present, they
1793 * are identified as class SERIAL, which means the serial driver
1794 * will claim them. To prevent this, mark them as class OTHER.
1795 * These combo devices should be claimed by parport_serial.
1797 * The subdevice ID is of the form 0x00PS, where <P> is the number
1798 * of parallel ports and <S> is the number of serial ports.
1800 switch (dev
->device
) {
1801 case PCI_DEVICE_ID_NETMOS_9835
:
1802 /* Well, this rule doesn't hold for the following 9835 device */
1803 if (dev
->subsystem_vendor
== PCI_VENDOR_ID_IBM
&&
1804 dev
->subsystem_device
== 0x0299)
1806 case PCI_DEVICE_ID_NETMOS_9735
:
1807 case PCI_DEVICE_ID_NETMOS_9745
:
1808 case PCI_DEVICE_ID_NETMOS_9845
:
1809 case PCI_DEVICE_ID_NETMOS_9855
:
1810 if ((dev
->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL
&&
1812 dev_info(&dev
->dev
, "Netmos %04x (%u parallel, "
1813 "%u serial); changing class SERIAL to OTHER "
1814 "(use parport_serial)\n",
1815 dev
->device
, num_parallel
, num_serial
);
1816 dev
->class = (PCI_CLASS_COMMUNICATION_OTHER
<< 8) |
1817 (dev
->class & 0xff);
1821 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS
, PCI_ANY_ID
, quirk_netmos
);
1823 static void __devinit
quirk_e100_interrupt(struct pci_dev
*dev
)
1830 switch (dev
->device
) {
1831 /* PCI IDs taken from drivers/net/e100.c */
1833 case 0x1030 ... 0x1034:
1834 case 0x1038 ... 0x103E:
1835 case 0x1050 ... 0x1057:
1837 case 0x1064 ... 0x106B:
1838 case 0x1091 ... 0x1095:
1851 * Some firmware hands off the e100 with interrupts enabled,
1852 * which can cause a flood of interrupts if packets are
1853 * received before the driver attaches to the device. So
1854 * disable all e100 interrupts here. The driver will
1855 * re-enable them when it's ready.
1857 pci_read_config_word(dev
, PCI_COMMAND
, &command
);
1859 if (!(command
& PCI_COMMAND_MEMORY
) || !pci_resource_start(dev
, 0))
1863 * Check that the device is in the D0 power state. If it's not,
1864 * there is no point to look any further.
1866 pm
= pci_find_capability(dev
, PCI_CAP_ID_PM
);
1868 pci_read_config_word(dev
, pm
+ PCI_PM_CTRL
, &pmcsr
);
1869 if ((pmcsr
& PCI_PM_CTRL_STATE_MASK
) != PCI_D0
)
1873 /* Convert from PCI bus to resource space. */
1874 csr
= ioremap(pci_resource_start(dev
, 0), 8);
1876 dev_warn(&dev
->dev
, "Can't map e100 registers\n");
1880 cmd_hi
= readb(csr
+ 3);
1882 dev_warn(&dev
->dev
, "Firmware left e100 interrupts enabled; "
1889 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
, quirk_e100_interrupt
);
1892 * The 82575 and 82598 may experience data corruption issues when transitioning
1893 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1895 static void __devinit
quirk_disable_aspm_l0s(struct pci_dev
*dev
)
1897 dev_info(&dev
->dev
, "Disabling L0s\n");
1898 pci_disable_link_state(dev
, PCIE_LINK_STATE_L0S
);
1900 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10a7, quirk_disable_aspm_l0s
);
1901 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10a9, quirk_disable_aspm_l0s
);
1902 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10b6, quirk_disable_aspm_l0s
);
1903 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c6, quirk_disable_aspm_l0s
);
1904 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c7, quirk_disable_aspm_l0s
);
1905 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c8, quirk_disable_aspm_l0s
);
1906 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10d6, quirk_disable_aspm_l0s
);
1907 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10db, quirk_disable_aspm_l0s
);
1908 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10dd, quirk_disable_aspm_l0s
);
1909 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10e1, quirk_disable_aspm_l0s
);
1910 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10ec, quirk_disable_aspm_l0s
);
1911 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10f1, quirk_disable_aspm_l0s
);
1912 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10f4, quirk_disable_aspm_l0s
);
1913 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1508, quirk_disable_aspm_l0s
);
1915 static void __devinit
fixup_rev1_53c810(struct pci_dev
* dev
)
1917 /* rev 1 ncr53c810 chips don't set the class at all which means
1918 * they don't get their resources remapped. Fix that here.
1921 if (dev
->class == PCI_CLASS_NOT_DEFINED
) {
1922 dev_info(&dev
->dev
, "NCR 53c810 rev 1 detected; setting PCI class\n");
1923 dev
->class = PCI_CLASS_STORAGE_SCSI
;
1926 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR
, PCI_DEVICE_ID_NCR_53C810
, fixup_rev1_53c810
);
1928 /* Enable 1k I/O space granularity on the Intel P64H2 */
1929 static void __devinit
quirk_p64h2_1k_io(struct pci_dev
*dev
)
1932 u8 io_base_lo
, io_limit_lo
;
1933 unsigned long base
, limit
;
1934 struct resource
*res
= dev
->resource
+ PCI_BRIDGE_RESOURCES
;
1936 pci_read_config_word(dev
, 0x40, &en1k
);
1939 dev_info(&dev
->dev
, "Enable I/O Space to 1KB granularity\n");
1941 pci_read_config_byte(dev
, PCI_IO_BASE
, &io_base_lo
);
1942 pci_read_config_byte(dev
, PCI_IO_LIMIT
, &io_limit_lo
);
1943 base
= (io_base_lo
& (PCI_IO_RANGE_MASK
| 0x0c)) << 8;
1944 limit
= (io_limit_lo
& (PCI_IO_RANGE_MASK
| 0x0c)) << 8;
1946 if (base
<= limit
) {
1948 res
->end
= limit
+ 0x3ff;
1952 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x1460, quirk_p64h2_1k_io
);
1954 /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1955 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1956 * in drivers/pci/setup-bus.c
1958 static void __devinit
quirk_p64h2_1k_io_fix_iobl(struct pci_dev
*dev
)
1960 u16 en1k
, iobl_adr
, iobl_adr_1k
;
1961 struct resource
*res
= dev
->resource
+ PCI_BRIDGE_RESOURCES
;
1963 pci_read_config_word(dev
, 0x40, &en1k
);
1966 pci_read_config_word(dev
, PCI_IO_BASE
, &iobl_adr
);
1968 iobl_adr_1k
= iobl_adr
| (res
->start
>> 8) | (res
->end
& 0xfc00);
1970 if (iobl_adr
!= iobl_adr_1k
) {
1971 dev_info(&dev
->dev
, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
1972 iobl_adr
,iobl_adr_1k
);
1973 pci_write_config_word(dev
, PCI_IO_BASE
, iobl_adr_1k
);
1977 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1460, quirk_p64h2_1k_io_fix_iobl
);
1979 /* Under some circumstances, AER is not linked with extended capabilities.
1980 * Force it to be linked by setting the corresponding control bit in the
1983 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev
*dev
)
1986 if (pci_read_config_byte(dev
, 0xf41, &b
) == 0) {
1988 pci_write_config_byte(dev
, 0xf41, b
| 0x20);
1990 "Linking AER extended capability\n");
1994 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
1995 quirk_nvidia_ck804_pcie_aer_ext_cap
);
1996 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
1997 quirk_nvidia_ck804_pcie_aer_ext_cap
);
1999 static void __devinit
quirk_via_cx700_pci_parking_caching(struct pci_dev
*dev
)
2002 * Disable PCI Bus Parking and PCI Master read caching on CX700
2003 * which causes unspecified timing errors with a VT6212L on the PCI
2004 * bus leading to USB2.0 packet loss.
2006 * This quirk is only enabled if a second (on the external PCI bus)
2007 * VT6212L is found -- the CX700 core itself also contains a USB
2008 * host controller with the same PCI ID as the VT6212L.
2011 /* Count VT6212L instances */
2012 struct pci_dev
*p
= pci_get_device(PCI_VENDOR_ID_VIA
,
2013 PCI_DEVICE_ID_VIA_8235_USB_2
, NULL
);
2016 /* p should contain the first (internal) VT6212L -- see if we have
2017 an external one by searching again */
2018 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235_USB_2
, p
);
2023 if (pci_read_config_byte(dev
, 0x76, &b
) == 0) {
2025 /* Turn off PCI Bus Parking */
2026 pci_write_config_byte(dev
, 0x76, b
^ 0x40);
2029 "Disabling VIA CX700 PCI parking\n");
2033 if (pci_read_config_byte(dev
, 0x72, &b
) == 0) {
2035 /* Turn off PCI Master read caching */
2036 pci_write_config_byte(dev
, 0x72, 0x0);
2038 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2039 pci_write_config_byte(dev
, 0x75, 0x1);
2041 /* Disable "Read FIFO Timer" */
2042 pci_write_config_byte(dev
, 0x77, 0x0);
2045 "Disabling VIA CX700 PCI caching\n");
2049 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, 0x324e, quirk_via_cx700_pci_parking_caching
);
2052 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2053 * VPD end tag will hang the device. This problem was initially
2054 * observed when a vpd entry was created in sysfs
2055 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2056 * will dump 32k of data. Reading a full 32k will cause an access
2057 * beyond the VPD end tag causing the device to hang. Once the device
2058 * is hung, the bnx2 driver will not be able to reset the device.
2059 * We believe that it is legal to read beyond the end tag and
2060 * therefore the solution is to limit the read/write length.
2062 static void __devinit
quirk_brcm_570x_limit_vpd(struct pci_dev
*dev
)
2065 * Only disable the VPD capability for 5706, 5706S, 5708,
2066 * 5708S and 5709 rev. A
2068 if ((dev
->device
== PCI_DEVICE_ID_NX2_5706
) ||
2069 (dev
->device
== PCI_DEVICE_ID_NX2_5706S
) ||
2070 (dev
->device
== PCI_DEVICE_ID_NX2_5708
) ||
2071 (dev
->device
== PCI_DEVICE_ID_NX2_5708S
) ||
2072 ((dev
->device
== PCI_DEVICE_ID_NX2_5709
) &&
2073 (dev
->revision
& 0xf0) == 0x0)) {
2075 dev
->vpd
->len
= 0x80;
2079 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2080 PCI_DEVICE_ID_NX2_5706
,
2081 quirk_brcm_570x_limit_vpd
);
2082 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2083 PCI_DEVICE_ID_NX2_5706S
,
2084 quirk_brcm_570x_limit_vpd
);
2085 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2086 PCI_DEVICE_ID_NX2_5708
,
2087 quirk_brcm_570x_limit_vpd
);
2088 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2089 PCI_DEVICE_ID_NX2_5708S
,
2090 quirk_brcm_570x_limit_vpd
);
2091 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2092 PCI_DEVICE_ID_NX2_5709
,
2093 quirk_brcm_570x_limit_vpd
);
2094 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2095 PCI_DEVICE_ID_NX2_5709S
,
2096 quirk_brcm_570x_limit_vpd
);
2098 /* Originally in EDAC sources for i82875P:
2099 * Intel tells BIOS developers to hide device 6 which
2100 * configures the overflow device access containing
2101 * the DRBs - this is where we expose device 6.
2102 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2104 static void __devinit
quirk_unhide_mch_dev6(struct pci_dev
*dev
)
2108 if (pci_read_config_byte(dev
, 0xF4, ®
) == 0 && !(reg
& 0x02)) {
2109 dev_info(&dev
->dev
, "Enabling MCH 'Overflow' Device\n");
2110 pci_write_config_byte(dev
, 0xF4, reg
| 0x02);
2114 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82865_HB
,
2115 quirk_unhide_mch_dev6
);
2116 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82875_HB
,
2117 quirk_unhide_mch_dev6
);
2120 #ifdef CONFIG_PCI_MSI
2121 /* Some chipsets do not support MSI. We cannot easily rely on setting
2122 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2123 * some other busses controlled by the chipset even if Linux is not
2124 * aware of it. Instead of setting the flag on all busses in the
2125 * machine, simply disable MSI globally.
2127 static void __init
quirk_disable_all_msi(struct pci_dev
*dev
)
2130 dev_warn(&dev
->dev
, "MSI quirk detected; MSI disabled\n");
2132 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE
, quirk_disable_all_msi
);
2133 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS400_200
, quirk_disable_all_msi
);
2134 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS480
, quirk_disable_all_msi
);
2135 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3336
, quirk_disable_all_msi
);
2136 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3351
, quirk_disable_all_msi
);
2137 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3364
, quirk_disable_all_msi
);
2138 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8380_0
, quirk_disable_all_msi
);
2140 /* Disable MSI on chipsets that are known to not support it */
2141 static void __devinit
quirk_disable_msi(struct pci_dev
*dev
)
2143 if (dev
->subordinate
) {
2144 dev_warn(&dev
->dev
, "MSI quirk detected; "
2145 "subordinate MSI disabled\n");
2146 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2149 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_msi
);
2150 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, 0x9602, quirk_disable_msi
);
2151 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASUSTEK
, 0x9602, quirk_disable_msi
);
2152 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AI
, 0x9602, quirk_disable_msi
);
2153 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, 0xa238, quirk_disable_msi
);
2154 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x5a3f, quirk_disable_msi
);
2156 /* Go through the list of Hypertransport capabilities and
2157 * return 1 if a HT MSI capability is found and enabled */
2158 static int __devinit
msi_ht_cap_enabled(struct pci_dev
*dev
)
2162 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2163 while (pos
&& ttl
--) {
2166 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2169 dev_info(&dev
->dev
, "Found %s HT MSI Mapping\n",
2170 flags
& HT_MSI_FLAGS_ENABLE
?
2171 "enabled" : "disabled");
2172 return (flags
& HT_MSI_FLAGS_ENABLE
) != 0;
2175 pos
= pci_find_next_ht_capability(dev
, pos
,
2176 HT_CAPTYPE_MSI_MAPPING
);
2181 /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2182 static void __devinit
quirk_msi_ht_cap(struct pci_dev
*dev
)
2184 if (dev
->subordinate
&& !msi_ht_cap_enabled(dev
)) {
2185 dev_warn(&dev
->dev
, "MSI quirk detected; "
2186 "subordinate MSI disabled\n");
2187 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2190 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE
,
2193 /* The nVidia CK804 chipset may have 2 HT MSI mappings.
2194 * MSI are supported if the MSI capability set in any of these mappings.
2196 static void __devinit
quirk_nvidia_ck804_msi_ht_cap(struct pci_dev
*dev
)
2198 struct pci_dev
*pdev
;
2200 if (!dev
->subordinate
)
2203 /* check HT MSI cap on this chipset and the root one.
2204 * a single one having MSI is enough to be sure that MSI are supported.
2206 pdev
= pci_get_slot(dev
->bus
, 0);
2209 if (!msi_ht_cap_enabled(dev
) && !msi_ht_cap_enabled(pdev
)) {
2210 dev_warn(&dev
->dev
, "MSI quirk detected; "
2211 "subordinate MSI disabled\n");
2212 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2216 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
2217 quirk_nvidia_ck804_msi_ht_cap
);
2219 /* Force enable MSI mapping capability on HT bridges */
2220 static void __devinit
ht_enable_msi_mapping(struct pci_dev
*dev
)
2224 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2225 while (pos
&& ttl
--) {
2228 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2230 dev_info(&dev
->dev
, "Enabling HT MSI Mapping\n");
2232 pci_write_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2233 flags
| HT_MSI_FLAGS_ENABLE
);
2235 pos
= pci_find_next_ht_capability(dev
, pos
,
2236 HT_CAPTYPE_MSI_MAPPING
);
2239 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS
,
2240 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB
,
2241 ht_enable_msi_mapping
);
2243 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
,
2244 ht_enable_msi_mapping
);
2246 /* The P5N32-SLI motherboards from Asus have a problem with msi
2247 * for the MCP55 NIC. It is not yet determined whether the msi problem
2248 * also affects other devices. As for now, turn off msi for this device.
2250 static void __devinit
nvenet_msi_disable(struct pci_dev
*dev
)
2252 if (dmi_name_in_vendors("P5N32-SLI PREMIUM") ||
2253 dmi_name_in_vendors("P5N32-E SLI")) {
2255 "Disabling msi for MCP55 NIC on P5N32-SLI\n");
2259 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA
,
2260 PCI_DEVICE_ID_NVIDIA_NVENET_15
,
2261 nvenet_msi_disable
);
2263 static int __devinit
ht_check_msi_mapping(struct pci_dev
*dev
)
2268 /* check if there is HT MSI cap or enabled on this device */
2269 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2270 while (pos
&& ttl
--) {
2275 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2277 if (flags
& HT_MSI_FLAGS_ENABLE
) {
2284 pos
= pci_find_next_ht_capability(dev
, pos
,
2285 HT_CAPTYPE_MSI_MAPPING
);
2291 static int __devinit
host_bridge_with_leaf(struct pci_dev
*host_bridge
)
2293 struct pci_dev
*dev
;
2298 dev_no
= host_bridge
->devfn
>> 3;
2299 for (i
= dev_no
+ 1; i
< 0x20; i
++) {
2300 dev
= pci_get_slot(host_bridge
->bus
, PCI_DEVFN(i
, 0));
2304 /* found next host bridge ?*/
2305 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_SLAVE
);
2311 if (ht_check_msi_mapping(dev
)) {
2322 #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2323 #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2325 static int __devinit
is_end_of_ht_chain(struct pci_dev
*dev
)
2331 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_SLAVE
);
2336 pci_read_config_word(dev
, pos
+ PCI_CAP_FLAGS
, &flags
);
2338 ctrl_off
= ((flags
>> 10) & 1) ?
2339 PCI_HT_CAP_SLAVE_CTRL0
: PCI_HT_CAP_SLAVE_CTRL1
;
2340 pci_read_config_word(dev
, pos
+ ctrl_off
, &ctrl
);
2342 if (ctrl
& (1 << 6))
2349 static void __devinit
nv_ht_enable_msi_mapping(struct pci_dev
*dev
)
2351 struct pci_dev
*host_bridge
;
2356 dev_no
= dev
->devfn
>> 3;
2357 for (i
= dev_no
; i
>= 0; i
--) {
2358 host_bridge
= pci_get_slot(dev
->bus
, PCI_DEVFN(i
, 0));
2362 pos
= pci_find_ht_capability(host_bridge
, HT_CAPTYPE_SLAVE
);
2367 pci_dev_put(host_bridge
);
2373 /* don't enable end_device/host_bridge with leaf directly here */
2374 if (host_bridge
== dev
&& is_end_of_ht_chain(host_bridge
) &&
2375 host_bridge_with_leaf(host_bridge
))
2378 /* root did that ! */
2379 if (msi_ht_cap_enabled(host_bridge
))
2382 ht_enable_msi_mapping(dev
);
2385 pci_dev_put(host_bridge
);
2388 static void __devinit
ht_disable_msi_mapping(struct pci_dev
*dev
)
2392 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2393 while (pos
&& ttl
--) {
2396 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2398 dev_info(&dev
->dev
, "Disabling HT MSI Mapping\n");
2400 pci_write_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2401 flags
& ~HT_MSI_FLAGS_ENABLE
);
2403 pos
= pci_find_next_ht_capability(dev
, pos
,
2404 HT_CAPTYPE_MSI_MAPPING
);
2408 static void __devinit
__nv_msi_ht_cap_quirk(struct pci_dev
*dev
, int all
)
2410 struct pci_dev
*host_bridge
;
2414 if (!pci_msi_enabled())
2417 /* check if there is HT MSI cap or enabled on this device */
2418 found
= ht_check_msi_mapping(dev
);
2425 * HT MSI mapping should be disabled on devices that are below
2426 * a non-Hypertransport host bridge. Locate the host bridge...
2428 host_bridge
= pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2429 if (host_bridge
== NULL
) {
2431 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2435 pos
= pci_find_ht_capability(host_bridge
, HT_CAPTYPE_SLAVE
);
2437 /* Host bridge is to HT */
2439 /* it is not enabled, try to enable it */
2441 ht_enable_msi_mapping(dev
);
2443 nv_ht_enable_msi_mapping(dev
);
2448 /* HT MSI is not enabled */
2452 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2453 ht_disable_msi_mapping(dev
);
2456 static void __devinit
nv_msi_ht_cap_quirk_all(struct pci_dev
*dev
)
2458 return __nv_msi_ht_cap_quirk(dev
, 1);
2461 static void __devinit
nv_msi_ht_cap_quirk_leaf(struct pci_dev
*dev
)
2463 return __nv_msi_ht_cap_quirk(dev
, 0);
2466 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_leaf
);
2467 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_leaf
);
2469 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_all
);
2470 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_all
);
2472 static void __devinit
quirk_msi_intx_disable_bug(struct pci_dev
*dev
)
2474 dev
->dev_flags
|= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
;
2476 static void __devinit
quirk_msi_intx_disable_ati_bug(struct pci_dev
*dev
)
2480 /* SB700 MSI issue will be fixed at HW level from revision A21,
2481 * we need check PCI REVISION ID of SMBus controller to get SB700
2484 p
= pci_get_device(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_SBX00_SMBUS
,
2489 if ((p
->revision
< 0x3B) && (p
->revision
>= 0x30))
2490 dev
->dev_flags
|= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
;
2493 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2494 PCI_DEVICE_ID_TIGON3_5780
,
2495 quirk_msi_intx_disable_bug
);
2496 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2497 PCI_DEVICE_ID_TIGON3_5780S
,
2498 quirk_msi_intx_disable_bug
);
2499 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2500 PCI_DEVICE_ID_TIGON3_5714
,
2501 quirk_msi_intx_disable_bug
);
2502 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2503 PCI_DEVICE_ID_TIGON3_5714S
,
2504 quirk_msi_intx_disable_bug
);
2505 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2506 PCI_DEVICE_ID_TIGON3_5715
,
2507 quirk_msi_intx_disable_bug
);
2508 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2509 PCI_DEVICE_ID_TIGON3_5715S
,
2510 quirk_msi_intx_disable_bug
);
2512 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4390,
2513 quirk_msi_intx_disable_ati_bug
);
2514 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4391,
2515 quirk_msi_intx_disable_ati_bug
);
2516 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4392,
2517 quirk_msi_intx_disable_ati_bug
);
2518 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4393,
2519 quirk_msi_intx_disable_ati_bug
);
2520 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4394,
2521 quirk_msi_intx_disable_ati_bug
);
2523 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4373,
2524 quirk_msi_intx_disable_bug
);
2525 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4374,
2526 quirk_msi_intx_disable_bug
);
2527 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4375,
2528 quirk_msi_intx_disable_bug
);
2530 #endif /* CONFIG_PCI_MSI */
2532 #ifdef CONFIG_PCI_IOV
2535 * For Intel 82576 SR-IOV NIC, if BIOS doesn't allocate resources for the
2536 * SR-IOV BARs, zero the Flash BAR and program the SR-IOV BARs to use the
2537 * old Flash Memory Space.
2539 static void __devinit
quirk_i82576_sriov(struct pci_dev
*dev
)
2542 u32 bar
, start
, size
;
2544 if (PAGE_SIZE
> 0x10000)
2547 flags
= pci_resource_flags(dev
, 0);
2548 if ((flags
& PCI_BASE_ADDRESS_SPACE
) !=
2549 PCI_BASE_ADDRESS_SPACE_MEMORY
||
2550 (flags
& PCI_BASE_ADDRESS_MEM_TYPE_MASK
) !=
2551 PCI_BASE_ADDRESS_MEM_TYPE_32
)
2554 pos
= pci_find_ext_capability(dev
, PCI_EXT_CAP_ID_SRIOV
);
2558 pci_read_config_dword(dev
, pos
+ PCI_SRIOV_BAR
, &bar
);
2559 if (bar
& PCI_BASE_ADDRESS_MEM_MASK
)
2562 start
= pci_resource_start(dev
, 1);
2563 size
= pci_resource_len(dev
, 1);
2564 if (!start
|| size
!= 0x400000 || start
& (size
- 1))
2567 pci_resource_flags(dev
, 1) = 0;
2568 pci_write_config_dword(dev
, PCI_BASE_ADDRESS_1
, 0);
2569 pci_write_config_dword(dev
, pos
+ PCI_SRIOV_BAR
, start
);
2570 pci_write_config_dword(dev
, pos
+ PCI_SRIOV_BAR
+ 12, start
+ size
/ 2);
2572 dev_info(&dev
->dev
, "use Flash Memory Space for SR-IOV BARs\n");
2574 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x10c9, quirk_i82576_sriov
);
2575 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x10e6, quirk_i82576_sriov
);
2576 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x10e7, quirk_i82576_sriov
);
2577 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x10e8, quirk_i82576_sriov
);
2578 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x150a, quirk_i82576_sriov
);
2579 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x150d, quirk_i82576_sriov
);
2580 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x1518, quirk_i82576_sriov
);
2582 #endif /* CONFIG_PCI_IOV */
2584 /* Allow manual resource allocation for PCI hotplug bridges
2585 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2586 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
2587 * kernel fails to allocate resources when hotplug device is
2588 * inserted and PCI bus is rescanned.
2590 static void __devinit
quirk_hotplug_bridge(struct pci_dev
*dev
)
2592 dev
->is_hotplug_bridge
= 1;
2595 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT
, 0x0020, quirk_hotplug_bridge
);
2598 * This is a quirk for the Ricoh MMC controller found as a part of
2599 * some mulifunction chips.
2601 * This is very similiar and based on the ricoh_mmc driver written by
2602 * Philip Langdale. Thank you for these magic sequences.
2604 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2605 * and one or both of cardbus or firewire.
2607 * It happens that they implement SD and MMC
2608 * support as separate controllers (and PCI functions). The linux SDHCI
2609 * driver supports MMC cards but the chip detects MMC cards in hardware
2610 * and directs them to the MMC controller - so the SDHCI driver never sees
2613 * To get around this, we must disable the useless MMC controller.
2614 * At that point, the SDHCI controller will start seeing them
2615 * It seems to be the case that the relevant PCI registers to deactivate the
2616 * MMC controller live on PCI function 0, which might be the cardbus controller
2617 * or the firewire controller, depending on the particular chip in question
2619 * This has to be done early, because as soon as we disable the MMC controller
2620 * other pci functions shift up one level, e.g. function #2 becomes function
2621 * #1, and this will confuse the pci core.
2624 #ifdef CONFIG_MMC_RICOH_MMC
2625 static void ricoh_mmc_fixup_rl5c476(struct pci_dev
*dev
)
2627 /* disable via cardbus interface */
2632 /* disable must be done via function #0 */
2633 if (PCI_FUNC(dev
->devfn
))
2636 pci_read_config_byte(dev
, 0xB7, &disable
);
2640 pci_read_config_byte(dev
, 0x8E, &write_enable
);
2641 pci_write_config_byte(dev
, 0x8E, 0xAA);
2642 pci_read_config_byte(dev
, 0x8D, &write_target
);
2643 pci_write_config_byte(dev
, 0x8D, 0xB7);
2644 pci_write_config_byte(dev
, 0xB7, disable
| 0x02);
2645 pci_write_config_byte(dev
, 0x8E, write_enable
);
2646 pci_write_config_byte(dev
, 0x8D, write_target
);
2648 dev_notice(&dev
->dev
, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2649 dev_notice(&dev
->dev
, "MMC cards are now supported by standard SDHCI controller\n");
2651 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_RL5C476
, ricoh_mmc_fixup_rl5c476
);
2652 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_RL5C476
, ricoh_mmc_fixup_rl5c476
);
2654 static void ricoh_mmc_fixup_r5c832(struct pci_dev
*dev
)
2656 /* disable via firewire interface */
2660 /* disable must be done via function #0 */
2661 if (PCI_FUNC(dev
->devfn
))
2664 pci_read_config_byte(dev
, 0xCB, &disable
);
2669 pci_read_config_byte(dev
, 0xCA, &write_enable
);
2670 pci_write_config_byte(dev
, 0xCA, 0x57);
2671 pci_write_config_byte(dev
, 0xCB, disable
| 0x02);
2672 pci_write_config_byte(dev
, 0xCA, write_enable
);
2674 dev_notice(&dev
->dev
, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2675 dev_notice(&dev
->dev
, "MMC cards are now supported by standard SDHCI controller\n");
2677 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5C832
, ricoh_mmc_fixup_r5c832
);
2678 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5C832
, ricoh_mmc_fixup_r5c832
);
2679 #endif /*CONFIG_MMC_RICOH_MMC*/
2682 static void pci_do_fixups(struct pci_dev
*dev
, struct pci_fixup
*f
,
2683 struct pci_fixup
*end
)
2686 if ((f
->vendor
== dev
->vendor
|| f
->vendor
== (u16
) PCI_ANY_ID
) &&
2687 (f
->device
== dev
->device
|| f
->device
== (u16
) PCI_ANY_ID
)) {
2688 dev_dbg(&dev
->dev
, "calling %pF\n", f
->hook
);
2695 extern struct pci_fixup __start_pci_fixups_early
[];
2696 extern struct pci_fixup __end_pci_fixups_early
[];
2697 extern struct pci_fixup __start_pci_fixups_header
[];
2698 extern struct pci_fixup __end_pci_fixups_header
[];
2699 extern struct pci_fixup __start_pci_fixups_final
[];
2700 extern struct pci_fixup __end_pci_fixups_final
[];
2701 extern struct pci_fixup __start_pci_fixups_enable
[];
2702 extern struct pci_fixup __end_pci_fixups_enable
[];
2703 extern struct pci_fixup __start_pci_fixups_resume
[];
2704 extern struct pci_fixup __end_pci_fixups_resume
[];
2705 extern struct pci_fixup __start_pci_fixups_resume_early
[];
2706 extern struct pci_fixup __end_pci_fixups_resume_early
[];
2707 extern struct pci_fixup __start_pci_fixups_suspend
[];
2708 extern struct pci_fixup __end_pci_fixups_suspend
[];
2711 void pci_fixup_device(enum pci_fixup_pass pass
, struct pci_dev
*dev
)
2713 struct pci_fixup
*start
, *end
;
2716 case pci_fixup_early
:
2717 start
= __start_pci_fixups_early
;
2718 end
= __end_pci_fixups_early
;
2721 case pci_fixup_header
:
2722 start
= __start_pci_fixups_header
;
2723 end
= __end_pci_fixups_header
;
2726 case pci_fixup_final
:
2727 start
= __start_pci_fixups_final
;
2728 end
= __end_pci_fixups_final
;
2731 case pci_fixup_enable
:
2732 start
= __start_pci_fixups_enable
;
2733 end
= __end_pci_fixups_enable
;
2736 case pci_fixup_resume
:
2737 start
= __start_pci_fixups_resume
;
2738 end
= __end_pci_fixups_resume
;
2741 case pci_fixup_resume_early
:
2742 start
= __start_pci_fixups_resume_early
;
2743 end
= __end_pci_fixups_resume_early
;
2746 case pci_fixup_suspend
:
2747 start
= __start_pci_fixups_suspend
;
2748 end
= __end_pci_fixups_suspend
;
2752 /* stupid compiler warning, you would think with an enum... */
2755 pci_do_fixups(dev
, start
, end
);
2757 EXPORT_SYMBOL(pci_fixup_device
);
2759 static int __init
pci_apply_final_quirks(void)
2761 struct pci_dev
*dev
= NULL
;
2765 if (pci_cache_line_size
)
2766 printk(KERN_DEBUG
"PCI: CLS %u bytes\n",
2767 pci_cache_line_size
<< 2);
2769 while ((dev
= pci_get_device(PCI_ANY_ID
, PCI_ANY_ID
, dev
)) != NULL
) {
2770 pci_fixup_device(pci_fixup_final
, dev
);
2772 * If arch hasn't set it explicitly yet, use the CLS
2773 * value shared by all PCI devices. If there's a
2774 * mismatch, fall back to the default value.
2776 if (!pci_cache_line_size
) {
2777 pci_read_config_byte(dev
, PCI_CACHE_LINE_SIZE
, &tmp
);
2780 if (!tmp
|| cls
== tmp
)
2783 printk(KERN_DEBUG
"PCI: CLS mismatch (%u != %u), "
2784 "using %u bytes\n", cls
<< 2, tmp
<< 2,
2785 pci_dfl_cache_line_size
<< 2);
2786 pci_cache_line_size
= pci_dfl_cache_line_size
;
2789 if (!pci_cache_line_size
) {
2790 printk(KERN_DEBUG
"PCI: CLS %u bytes, default %u\n",
2791 cls
<< 2, pci_dfl_cache_line_size
<< 2);
2792 pci_cache_line_size
= cls
? cls
: pci_dfl_cache_line_size
;
2798 fs_initcall_sync(pci_apply_final_quirks
);
2801 * Followings are device-specific reset methods which can be used to
2802 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
2805 static int reset_intel_generic_dev(struct pci_dev
*dev
, int probe
)
2809 /* only implement PCI_CLASS_SERIAL_USB at present */
2810 if (dev
->class == PCI_CLASS_SERIAL_USB
) {
2811 pos
= pci_find_capability(dev
, PCI_CAP_ID_VNDR
);
2818 pci_write_config_byte(dev
, pos
+ 0x4, 1);
2827 static int reset_intel_82599_sfp_virtfn(struct pci_dev
*dev
, int probe
)
2831 pos
= pci_find_capability(dev
, PCI_CAP_ID_EXP
);
2838 pci_write_config_word(dev
, pos
+ PCI_EXP_DEVCTL
,
2839 PCI_EXP_DEVCTL_BCR_FLR
);
2845 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
2847 static const struct pci_dev_reset_methods pci_dev_reset_methods
[] = {
2848 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82599_SFP_VF
,
2849 reset_intel_82599_sfp_virtfn
},
2850 { PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
,
2851 reset_intel_generic_dev
},
2855 int pci_dev_specific_reset(struct pci_dev
*dev
, int probe
)
2857 const struct pci_dev_reset_methods
*i
;
2859 for (i
= pci_dev_reset_methods
; i
->reset
; i
++) {
2860 if ((i
->vendor
== dev
->vendor
||
2861 i
->vendor
== (u16
)PCI_ANY_ID
) &&
2862 (i
->device
== dev
->device
||
2863 i
->device
== (u16
)PCI_ANY_ID
))
2864 return i
->reset(dev
, probe
);