2 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
8 * Interrupt architecture for the GIC:
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
15 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
23 #include <linux/init.h>
24 #include <linux/kernel.h>
25 #include <linux/err.h>
26 #include <linux/module.h>
27 #include <linux/list.h>
28 #include <linux/smp.h>
29 #include <linux/cpu.h>
30 #include <linux/cpu_pm.h>
31 #include <linux/cpumask.h>
34 #include <linux/of_address.h>
35 #include <linux/of_irq.h>
36 #include <linux/acpi.h>
37 #include <linux/irqdomain.h>
38 #include <linux/interrupt.h>
39 #include <linux/percpu.h>
40 #include <linux/slab.h>
41 #include <linux/irqchip.h>
42 #include <linux/irqchip/chained_irq.h>
43 #include <linux/irqchip/arm-gic.h>
45 #include <asm/cputype.h>
47 #include <asm/exception.h>
48 #include <asm/smp_plat.h>
51 #include "irq-gic-common.h"
54 #include <asm/cpufeature.h>
56 static void gic_check_cpu_features(void)
58 WARN_TAINT_ONCE(cpus_have_cap(ARM64_HAS_SYSREG_GIC_CPUIF
),
59 TAINT_CPU_OUT_OF_SPEC
,
60 "GICv3 system registers enabled, broken firmware!\n");
63 #define gic_check_cpu_features() do { } while(0)
67 void __iomem
*common_base
;
68 void __percpu
* __iomem
*percpu_base
;
71 struct gic_chip_data
{
72 union gic_base dist_base
;
73 union gic_base cpu_base
;
75 u32 saved_spi_enable
[DIV_ROUND_UP(1020, 32)];
76 u32 saved_spi_active
[DIV_ROUND_UP(1020, 32)];
77 u32 saved_spi_conf
[DIV_ROUND_UP(1020, 16)];
78 u32 saved_spi_target
[DIV_ROUND_UP(1020, 4)];
79 u32 __percpu
*saved_ppi_enable
;
80 u32 __percpu
*saved_ppi_active
;
81 u32 __percpu
*saved_ppi_conf
;
83 struct irq_domain
*domain
;
84 unsigned int gic_irqs
;
85 #ifdef CONFIG_GIC_NON_BANKED
86 void __iomem
*(*get_base
)(union gic_base
*);
90 static DEFINE_RAW_SPINLOCK(irq_controller_lock
);
93 * The GIC mapping of CPU interfaces does not necessarily match
94 * the logical CPU numbering. Let's use a mapping as returned
97 #define NR_GIC_CPU_IF 8
98 static u8 gic_cpu_map
[NR_GIC_CPU_IF
] __read_mostly
;
100 static struct static_key supports_deactivate
= STATIC_KEY_INIT_TRUE
;
106 static struct gic_chip_data gic_data
[MAX_GIC_NR
] __read_mostly
;
108 #ifdef CONFIG_GIC_NON_BANKED
109 static void __iomem
*gic_get_percpu_base(union gic_base
*base
)
111 return raw_cpu_read(*base
->percpu_base
);
114 static void __iomem
*gic_get_common_base(union gic_base
*base
)
116 return base
->common_base
;
119 static inline void __iomem
*gic_data_dist_base(struct gic_chip_data
*data
)
121 return data
->get_base(&data
->dist_base
);
124 static inline void __iomem
*gic_data_cpu_base(struct gic_chip_data
*data
)
126 return data
->get_base(&data
->cpu_base
);
129 static inline void gic_set_base_accessor(struct gic_chip_data
*data
,
130 void __iomem
*(*f
)(union gic_base
*))
135 #define gic_data_dist_base(d) ((d)->dist_base.common_base)
136 #define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
137 #define gic_set_base_accessor(d, f)
140 static inline void __iomem
*gic_dist_base(struct irq_data
*d
)
142 struct gic_chip_data
*gic_data
= irq_data_get_irq_chip_data(d
);
143 return gic_data_dist_base(gic_data
);
146 static inline void __iomem
*gic_cpu_base(struct irq_data
*d
)
148 struct gic_chip_data
*gic_data
= irq_data_get_irq_chip_data(d
);
149 return gic_data_cpu_base(gic_data
);
152 static inline unsigned int gic_irq(struct irq_data
*d
)
157 static inline bool cascading_gic_irq(struct irq_data
*d
)
159 void *data
= irq_data_get_irq_handler_data(d
);
162 * If handler_data is set, this is a cascading interrupt, and
163 * it cannot possibly be forwarded.
169 * Routines to acknowledge, disable and enable interrupts
171 static void gic_poke_irq(struct irq_data
*d
, u32 offset
)
173 u32 mask
= 1 << (gic_irq(d
) % 32);
174 writel_relaxed(mask
, gic_dist_base(d
) + offset
+ (gic_irq(d
) / 32) * 4);
177 static int gic_peek_irq(struct irq_data
*d
, u32 offset
)
179 u32 mask
= 1 << (gic_irq(d
) % 32);
180 return !!(readl_relaxed(gic_dist_base(d
) + offset
+ (gic_irq(d
) / 32) * 4) & mask
);
183 static void gic_mask_irq(struct irq_data
*d
)
185 gic_poke_irq(d
, GIC_DIST_ENABLE_CLEAR
);
188 static void gic_eoimode1_mask_irq(struct irq_data
*d
)
192 * When masking a forwarded interrupt, make sure it is
193 * deactivated as well.
195 * This ensures that an interrupt that is getting
196 * disabled/masked will not get "stuck", because there is
197 * noone to deactivate it (guest is being terminated).
199 if (irqd_is_forwarded_to_vcpu(d
))
200 gic_poke_irq(d
, GIC_DIST_ACTIVE_CLEAR
);
203 static void gic_unmask_irq(struct irq_data
*d
)
205 gic_poke_irq(d
, GIC_DIST_ENABLE_SET
);
208 static void gic_eoi_irq(struct irq_data
*d
)
210 writel_relaxed(gic_irq(d
), gic_cpu_base(d
) + GIC_CPU_EOI
);
213 static void gic_eoimode1_eoi_irq(struct irq_data
*d
)
215 /* Do not deactivate an IRQ forwarded to a vcpu. */
216 if (irqd_is_forwarded_to_vcpu(d
))
219 writel_relaxed(gic_irq(d
), gic_cpu_base(d
) + GIC_CPU_DEACTIVATE
);
222 static int gic_irq_set_irqchip_state(struct irq_data
*d
,
223 enum irqchip_irq_state which
, bool val
)
228 case IRQCHIP_STATE_PENDING
:
229 reg
= val
? GIC_DIST_PENDING_SET
: GIC_DIST_PENDING_CLEAR
;
232 case IRQCHIP_STATE_ACTIVE
:
233 reg
= val
? GIC_DIST_ACTIVE_SET
: GIC_DIST_ACTIVE_CLEAR
;
236 case IRQCHIP_STATE_MASKED
:
237 reg
= val
? GIC_DIST_ENABLE_CLEAR
: GIC_DIST_ENABLE_SET
;
244 gic_poke_irq(d
, reg
);
248 static int gic_irq_get_irqchip_state(struct irq_data
*d
,
249 enum irqchip_irq_state which
, bool *val
)
252 case IRQCHIP_STATE_PENDING
:
253 *val
= gic_peek_irq(d
, GIC_DIST_PENDING_SET
);
256 case IRQCHIP_STATE_ACTIVE
:
257 *val
= gic_peek_irq(d
, GIC_DIST_ACTIVE_SET
);
260 case IRQCHIP_STATE_MASKED
:
261 *val
= !gic_peek_irq(d
, GIC_DIST_ENABLE_SET
);
271 static int gic_set_type(struct irq_data
*d
, unsigned int type
)
273 void __iomem
*base
= gic_dist_base(d
);
274 unsigned int gicirq
= gic_irq(d
);
276 /* Interrupt configuration for SGIs can't be changed */
280 /* SPIs have restrictions on the supported types */
281 if (gicirq
>= 32 && type
!= IRQ_TYPE_LEVEL_HIGH
&&
282 type
!= IRQ_TYPE_EDGE_RISING
)
285 return gic_configure_irq(gicirq
, type
, base
, NULL
);
288 static int gic_irq_set_vcpu_affinity(struct irq_data
*d
, void *vcpu
)
290 /* Only interrupts on the primary GIC can be forwarded to a vcpu. */
291 if (cascading_gic_irq(d
))
295 irqd_set_forwarded_to_vcpu(d
);
297 irqd_clr_forwarded_to_vcpu(d
);
302 static int gic_set_affinity(struct irq_data
*d
, const struct cpumask
*mask_val
,
305 void __iomem
*reg
= gic_dist_base(d
) + GIC_DIST_TARGET
+ (gic_irq(d
) & ~3);
306 unsigned int cpu
, shift
= (gic_irq(d
) % 4) * 8;
311 cpu
= cpumask_any_and(mask_val
, cpu_online_mask
);
313 cpu
= cpumask_first(mask_val
);
315 if (cpu
>= NR_GIC_CPU_IF
|| cpu
>= nr_cpu_ids
)
318 raw_spin_lock_irqsave(&irq_controller_lock
, flags
);
319 mask
= 0xff << shift
;
320 bit
= gic_cpu_map
[cpu
] << shift
;
321 val
= readl_relaxed(reg
) & ~mask
;
322 writel_relaxed(val
| bit
, reg
);
323 raw_spin_unlock_irqrestore(&irq_controller_lock
, flags
);
325 return IRQ_SET_MASK_OK
;
329 static void __exception_irq_entry
gic_handle_irq(struct pt_regs
*regs
)
332 struct gic_chip_data
*gic
= &gic_data
[0];
333 void __iomem
*cpu_base
= gic_data_cpu_base(gic
);
336 irqstat
= readl_relaxed(cpu_base
+ GIC_CPU_INTACK
);
337 irqnr
= irqstat
& GICC_IAR_INT_ID_MASK
;
339 if (likely(irqnr
> 15 && irqnr
< 1021)) {
340 if (static_key_true(&supports_deactivate
))
341 writel_relaxed(irqstat
, cpu_base
+ GIC_CPU_EOI
);
342 handle_domain_irq(gic
->domain
, irqnr
, regs
);
346 writel_relaxed(irqstat
, cpu_base
+ GIC_CPU_EOI
);
347 if (static_key_true(&supports_deactivate
))
348 writel_relaxed(irqstat
, cpu_base
+ GIC_CPU_DEACTIVATE
);
350 handle_IPI(irqnr
, regs
);
358 static void gic_handle_cascade_irq(struct irq_desc
*desc
)
360 struct gic_chip_data
*chip_data
= irq_desc_get_handler_data(desc
);
361 struct irq_chip
*chip
= irq_desc_get_chip(desc
);
362 unsigned int cascade_irq
, gic_irq
;
363 unsigned long status
;
365 chained_irq_enter(chip
, desc
);
367 raw_spin_lock(&irq_controller_lock
);
368 status
= readl_relaxed(gic_data_cpu_base(chip_data
) + GIC_CPU_INTACK
);
369 raw_spin_unlock(&irq_controller_lock
);
371 gic_irq
= (status
& GICC_IAR_INT_ID_MASK
);
372 if (gic_irq
== GICC_INT_SPURIOUS
)
375 cascade_irq
= irq_find_mapping(chip_data
->domain
, gic_irq
);
376 if (unlikely(gic_irq
< 32 || gic_irq
> 1020))
377 handle_bad_irq(desc
);
379 generic_handle_irq(cascade_irq
);
382 chained_irq_exit(chip
, desc
);
385 static struct irq_chip gic_chip
= {
387 .irq_mask
= gic_mask_irq
,
388 .irq_unmask
= gic_unmask_irq
,
389 .irq_eoi
= gic_eoi_irq
,
390 .irq_set_type
= gic_set_type
,
392 .irq_set_affinity
= gic_set_affinity
,
394 .irq_get_irqchip_state
= gic_irq_get_irqchip_state
,
395 .irq_set_irqchip_state
= gic_irq_set_irqchip_state
,
396 .flags
= IRQCHIP_SET_TYPE_MASKED
|
397 IRQCHIP_SKIP_SET_WAKE
|
398 IRQCHIP_MASK_ON_SUSPEND
,
401 static struct irq_chip gic_eoimode1_chip
= {
403 .irq_mask
= gic_eoimode1_mask_irq
,
404 .irq_unmask
= gic_unmask_irq
,
405 .irq_eoi
= gic_eoimode1_eoi_irq
,
406 .irq_set_type
= gic_set_type
,
408 .irq_set_affinity
= gic_set_affinity
,
410 .irq_get_irqchip_state
= gic_irq_get_irqchip_state
,
411 .irq_set_irqchip_state
= gic_irq_set_irqchip_state
,
412 .irq_set_vcpu_affinity
= gic_irq_set_vcpu_affinity
,
413 .flags
= IRQCHIP_SET_TYPE_MASKED
|
414 IRQCHIP_SKIP_SET_WAKE
|
415 IRQCHIP_MASK_ON_SUSPEND
,
418 void __init
gic_cascade_irq(unsigned int gic_nr
, unsigned int irq
)
420 if (gic_nr
>= MAX_GIC_NR
)
422 irq_set_chained_handler_and_data(irq
, gic_handle_cascade_irq
,
426 static u8
gic_get_cpumask(struct gic_chip_data
*gic
)
428 void __iomem
*base
= gic_data_dist_base(gic
);
431 for (i
= mask
= 0; i
< 32; i
+= 4) {
432 mask
= readl_relaxed(base
+ GIC_DIST_TARGET
+ i
);
439 if (!mask
&& num_possible_cpus() > 1)
440 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
445 static void gic_cpu_if_up(struct gic_chip_data
*gic
)
447 void __iomem
*cpu_base
= gic_data_cpu_base(gic
);
451 if (static_key_true(&supports_deactivate
))
452 mode
= GIC_CPU_CTRL_EOImodeNS
;
455 * Preserve bypass disable bits to be written back later
457 bypass
= readl(cpu_base
+ GIC_CPU_CTRL
);
458 bypass
&= GICC_DIS_BYPASS_MASK
;
460 writel_relaxed(bypass
| mode
| GICC_ENABLE
, cpu_base
+ GIC_CPU_CTRL
);
464 static void __init
gic_dist_init(struct gic_chip_data
*gic
)
468 unsigned int gic_irqs
= gic
->gic_irqs
;
469 void __iomem
*base
= gic_data_dist_base(gic
);
471 writel_relaxed(GICD_DISABLE
, base
+ GIC_DIST_CTRL
);
474 * Set all global interrupts to this CPU only.
476 cpumask
= gic_get_cpumask(gic
);
477 cpumask
|= cpumask
<< 8;
478 cpumask
|= cpumask
<< 16;
479 for (i
= 32; i
< gic_irqs
; i
+= 4)
480 writel_relaxed(cpumask
, base
+ GIC_DIST_TARGET
+ i
* 4 / 4);
482 gic_dist_config(base
, gic_irqs
, NULL
);
484 writel_relaxed(GICD_ENABLE
, base
+ GIC_DIST_CTRL
);
487 static void gic_cpu_init(struct gic_chip_data
*gic
)
489 void __iomem
*dist_base
= gic_data_dist_base(gic
);
490 void __iomem
*base
= gic_data_cpu_base(gic
);
491 unsigned int cpu_mask
, cpu
= smp_processor_id();
495 * Setting up the CPU map is only relevant for the primary GIC
496 * because any nested/secondary GICs do not directly interface
499 if (gic
== &gic_data
[0]) {
501 * Get what the GIC says our CPU mask is.
503 BUG_ON(cpu
>= NR_GIC_CPU_IF
);
504 cpu_mask
= gic_get_cpumask(gic
);
505 gic_cpu_map
[cpu
] = cpu_mask
;
508 * Clear our mask from the other map entries in case they're
511 for (i
= 0; i
< NR_GIC_CPU_IF
; i
++)
513 gic_cpu_map
[i
] &= ~cpu_mask
;
516 gic_cpu_config(dist_base
, NULL
);
518 writel_relaxed(GICC_INT_PRI_THRESHOLD
, base
+ GIC_CPU_PRIMASK
);
522 int gic_cpu_if_down(unsigned int gic_nr
)
524 void __iomem
*cpu_base
;
527 if (gic_nr
>= MAX_GIC_NR
)
530 cpu_base
= gic_data_cpu_base(&gic_data
[gic_nr
]);
531 val
= readl(cpu_base
+ GIC_CPU_CTRL
);
533 writel_relaxed(val
, cpu_base
+ GIC_CPU_CTRL
);
540 * Saves the GIC distributor registers during suspend or idle. Must be called
541 * with interrupts disabled but before powering down the GIC. After calling
542 * this function, no interrupts will be delivered by the GIC, and another
543 * platform-specific wakeup source must be enabled.
545 static void gic_dist_save(unsigned int gic_nr
)
547 unsigned int gic_irqs
;
548 void __iomem
*dist_base
;
551 if (gic_nr
>= MAX_GIC_NR
)
554 gic_irqs
= gic_data
[gic_nr
].gic_irqs
;
555 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
560 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 16); i
++)
561 gic_data
[gic_nr
].saved_spi_conf
[i
] =
562 readl_relaxed(dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
564 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++)
565 gic_data
[gic_nr
].saved_spi_target
[i
] =
566 readl_relaxed(dist_base
+ GIC_DIST_TARGET
+ i
* 4);
568 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 32); i
++)
569 gic_data
[gic_nr
].saved_spi_enable
[i
] =
570 readl_relaxed(dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
572 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 32); i
++)
573 gic_data
[gic_nr
].saved_spi_active
[i
] =
574 readl_relaxed(dist_base
+ GIC_DIST_ACTIVE_SET
+ i
* 4);
578 * Restores the GIC distributor registers during resume or when coming out of
579 * idle. Must be called before enabling interrupts. If a level interrupt
580 * that occured while the GIC was suspended is still present, it will be
581 * handled normally, but any edge interrupts that occured will not be seen by
582 * the GIC and need to be handled by the platform-specific wakeup source.
584 static void gic_dist_restore(unsigned int gic_nr
)
586 unsigned int gic_irqs
;
588 void __iomem
*dist_base
;
590 if (gic_nr
>= MAX_GIC_NR
)
593 gic_irqs
= gic_data
[gic_nr
].gic_irqs
;
594 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
599 writel_relaxed(GICD_DISABLE
, dist_base
+ GIC_DIST_CTRL
);
601 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 16); i
++)
602 writel_relaxed(gic_data
[gic_nr
].saved_spi_conf
[i
],
603 dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
605 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++)
606 writel_relaxed(GICD_INT_DEF_PRI_X4
,
607 dist_base
+ GIC_DIST_PRI
+ i
* 4);
609 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++)
610 writel_relaxed(gic_data
[gic_nr
].saved_spi_target
[i
],
611 dist_base
+ GIC_DIST_TARGET
+ i
* 4);
613 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 32); i
++) {
614 writel_relaxed(GICD_INT_EN_CLR_X32
,
615 dist_base
+ GIC_DIST_ENABLE_CLEAR
+ i
* 4);
616 writel_relaxed(gic_data
[gic_nr
].saved_spi_enable
[i
],
617 dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
620 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 32); i
++) {
621 writel_relaxed(GICD_INT_EN_CLR_X32
,
622 dist_base
+ GIC_DIST_ACTIVE_CLEAR
+ i
* 4);
623 writel_relaxed(gic_data
[gic_nr
].saved_spi_active
[i
],
624 dist_base
+ GIC_DIST_ACTIVE_SET
+ i
* 4);
627 writel_relaxed(GICD_ENABLE
, dist_base
+ GIC_DIST_CTRL
);
630 static void gic_cpu_save(unsigned int gic_nr
)
634 void __iomem
*dist_base
;
635 void __iomem
*cpu_base
;
637 if (gic_nr
>= MAX_GIC_NR
)
640 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
641 cpu_base
= gic_data_cpu_base(&gic_data
[gic_nr
]);
643 if (!dist_base
|| !cpu_base
)
646 ptr
= raw_cpu_ptr(gic_data
[gic_nr
].saved_ppi_enable
);
647 for (i
= 0; i
< DIV_ROUND_UP(32, 32); i
++)
648 ptr
[i
] = readl_relaxed(dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
650 ptr
= raw_cpu_ptr(gic_data
[gic_nr
].saved_ppi_active
);
651 for (i
= 0; i
< DIV_ROUND_UP(32, 32); i
++)
652 ptr
[i
] = readl_relaxed(dist_base
+ GIC_DIST_ACTIVE_SET
+ i
* 4);
654 ptr
= raw_cpu_ptr(gic_data
[gic_nr
].saved_ppi_conf
);
655 for (i
= 0; i
< DIV_ROUND_UP(32, 16); i
++)
656 ptr
[i
] = readl_relaxed(dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
660 static void gic_cpu_restore(unsigned int gic_nr
)
664 void __iomem
*dist_base
;
665 void __iomem
*cpu_base
;
667 if (gic_nr
>= MAX_GIC_NR
)
670 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
671 cpu_base
= gic_data_cpu_base(&gic_data
[gic_nr
]);
673 if (!dist_base
|| !cpu_base
)
676 ptr
= raw_cpu_ptr(gic_data
[gic_nr
].saved_ppi_enable
);
677 for (i
= 0; i
< DIV_ROUND_UP(32, 32); i
++) {
678 writel_relaxed(GICD_INT_EN_CLR_X32
,
679 dist_base
+ GIC_DIST_ENABLE_CLEAR
+ i
* 4);
680 writel_relaxed(ptr
[i
], dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
683 ptr
= raw_cpu_ptr(gic_data
[gic_nr
].saved_ppi_active
);
684 for (i
= 0; i
< DIV_ROUND_UP(32, 32); i
++) {
685 writel_relaxed(GICD_INT_EN_CLR_X32
,
686 dist_base
+ GIC_DIST_ACTIVE_CLEAR
+ i
* 4);
687 writel_relaxed(ptr
[i
], dist_base
+ GIC_DIST_ACTIVE_SET
+ i
* 4);
690 ptr
= raw_cpu_ptr(gic_data
[gic_nr
].saved_ppi_conf
);
691 for (i
= 0; i
< DIV_ROUND_UP(32, 16); i
++)
692 writel_relaxed(ptr
[i
], dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
694 for (i
= 0; i
< DIV_ROUND_UP(32, 4); i
++)
695 writel_relaxed(GICD_INT_DEF_PRI_X4
,
696 dist_base
+ GIC_DIST_PRI
+ i
* 4);
698 writel_relaxed(GICC_INT_PRI_THRESHOLD
, cpu_base
+ GIC_CPU_PRIMASK
);
699 gic_cpu_if_up(&gic_data
[gic_nr
]);
702 static int gic_notifier(struct notifier_block
*self
, unsigned long cmd
, void *v
)
706 for (i
= 0; i
< MAX_GIC_NR
; i
++) {
707 #ifdef CONFIG_GIC_NON_BANKED
708 /* Skip over unused GICs */
709 if (!gic_data
[i
].get_base
)
716 case CPU_PM_ENTER_FAILED
:
720 case CPU_CLUSTER_PM_ENTER
:
723 case CPU_CLUSTER_PM_ENTER_FAILED
:
724 case CPU_CLUSTER_PM_EXIT
:
733 static struct notifier_block gic_notifier_block
= {
734 .notifier_call
= gic_notifier
,
737 static void __init
gic_pm_init(struct gic_chip_data
*gic
)
739 gic
->saved_ppi_enable
= __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
741 BUG_ON(!gic
->saved_ppi_enable
);
743 gic
->saved_ppi_active
= __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
745 BUG_ON(!gic
->saved_ppi_active
);
747 gic
->saved_ppi_conf
= __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
749 BUG_ON(!gic
->saved_ppi_conf
);
751 if (gic
== &gic_data
[0])
752 cpu_pm_register_notifier(&gic_notifier_block
);
755 static void __init
gic_pm_init(struct gic_chip_data
*gic
)
761 static void gic_raise_softirq(const struct cpumask
*mask
, unsigned int irq
)
764 unsigned long flags
, map
= 0;
766 raw_spin_lock_irqsave(&irq_controller_lock
, flags
);
768 /* Convert our logical CPU mask into a physical one. */
769 for_each_cpu(cpu
, mask
)
770 map
|= gic_cpu_map
[cpu
];
773 * Ensure that stores to Normal memory are visible to the
774 * other CPUs before they observe us issuing the IPI.
778 /* this always happens on GIC0 */
779 writel_relaxed(map
<< 16 | irq
, gic_data_dist_base(&gic_data
[0]) + GIC_DIST_SOFTINT
);
781 raw_spin_unlock_irqrestore(&irq_controller_lock
, flags
);
785 #ifdef CONFIG_BL_SWITCHER
787 * gic_send_sgi - send a SGI directly to given CPU interface number
789 * cpu_id: the ID for the destination CPU interface
790 * irq: the IPI number to send a SGI for
792 void gic_send_sgi(unsigned int cpu_id
, unsigned int irq
)
794 BUG_ON(cpu_id
>= NR_GIC_CPU_IF
);
795 cpu_id
= 1 << cpu_id
;
796 /* this always happens on GIC0 */
797 writel_relaxed((cpu_id
<< 16) | irq
, gic_data_dist_base(&gic_data
[0]) + GIC_DIST_SOFTINT
);
801 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
803 * @cpu: the logical CPU number to get the GIC ID for.
805 * Return the CPU interface ID for the given logical CPU number,
806 * or -1 if the CPU number is too large or the interface ID is
807 * unknown (more than one bit set).
809 int gic_get_cpu_id(unsigned int cpu
)
811 unsigned int cpu_bit
;
813 if (cpu
>= NR_GIC_CPU_IF
)
815 cpu_bit
= gic_cpu_map
[cpu
];
816 if (cpu_bit
& (cpu_bit
- 1))
818 return __ffs(cpu_bit
);
822 * gic_migrate_target - migrate IRQs to another CPU interface
824 * @new_cpu_id: the CPU target ID to migrate IRQs to
826 * Migrate all peripheral interrupts with a target matching the current CPU
827 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
828 * is also updated. Targets to other CPU interfaces are unchanged.
829 * This must be called with IRQs locally disabled.
831 void gic_migrate_target(unsigned int new_cpu_id
)
833 unsigned int cur_cpu_id
, gic_irqs
, gic_nr
= 0;
834 void __iomem
*dist_base
;
835 int i
, ror_val
, cpu
= smp_processor_id();
836 u32 val
, cur_target_mask
, active_mask
;
838 if (gic_nr
>= MAX_GIC_NR
)
841 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
844 gic_irqs
= gic_data
[gic_nr
].gic_irqs
;
846 cur_cpu_id
= __ffs(gic_cpu_map
[cpu
]);
847 cur_target_mask
= 0x01010101 << cur_cpu_id
;
848 ror_val
= (cur_cpu_id
- new_cpu_id
) & 31;
850 raw_spin_lock(&irq_controller_lock
);
852 /* Update the target interface for this logical CPU */
853 gic_cpu_map
[cpu
] = 1 << new_cpu_id
;
856 * Find all the peripheral interrupts targetting the current
857 * CPU interface and migrate them to the new CPU interface.
858 * We skip DIST_TARGET 0 to 7 as they are read-only.
860 for (i
= 8; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++) {
861 val
= readl_relaxed(dist_base
+ GIC_DIST_TARGET
+ i
* 4);
862 active_mask
= val
& cur_target_mask
;
865 val
|= ror32(active_mask
, ror_val
);
866 writel_relaxed(val
, dist_base
+ GIC_DIST_TARGET
+ i
*4);
870 raw_spin_unlock(&irq_controller_lock
);
873 * Now let's migrate and clear any potential SGIs that might be
874 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
875 * is a banked register, we can only forward the SGI using
876 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
877 * doesn't use that information anyway.
879 * For the same reason we do not adjust SGI source information
880 * for previously sent SGIs by us to other CPUs either.
882 for (i
= 0; i
< 16; i
+= 4) {
884 val
= readl_relaxed(dist_base
+ GIC_DIST_SGI_PENDING_SET
+ i
);
887 writel_relaxed(val
, dist_base
+ GIC_DIST_SGI_PENDING_CLEAR
+ i
);
888 for (j
= i
; j
< i
+ 4; j
++) {
890 writel_relaxed((1 << (new_cpu_id
+ 16)) | j
,
891 dist_base
+ GIC_DIST_SOFTINT
);
898 * gic_get_sgir_physaddr - get the physical address for the SGI register
900 * REturn the physical address of the SGI register to be used
901 * by some early assembly code when the kernel is not yet available.
903 static unsigned long gic_dist_physaddr
;
905 unsigned long gic_get_sgir_physaddr(void)
907 if (!gic_dist_physaddr
)
909 return gic_dist_physaddr
+ GIC_DIST_SOFTINT
;
912 void __init
gic_init_physaddr(struct device_node
*node
)
915 if (of_address_to_resource(node
, 0, &res
) == 0) {
916 gic_dist_physaddr
= res
.start
;
917 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr
);
922 #define gic_init_physaddr(node) do { } while (0)
925 static int gic_irq_domain_map(struct irq_domain
*d
, unsigned int irq
,
928 struct irq_chip
*chip
= &gic_chip
;
930 if (static_key_true(&supports_deactivate
)) {
931 if (d
->host_data
== (void *)&gic_data
[0])
932 chip
= &gic_eoimode1_chip
;
936 irq_set_percpu_devid(irq
);
937 irq_domain_set_info(d
, irq
, hw
, chip
, d
->host_data
,
938 handle_percpu_devid_irq
, NULL
, NULL
);
939 irq_set_status_flags(irq
, IRQ_NOAUTOEN
);
941 irq_domain_set_info(d
, irq
, hw
, chip
, d
->host_data
,
942 handle_fasteoi_irq
, NULL
, NULL
);
948 static void gic_irq_domain_unmap(struct irq_domain
*d
, unsigned int irq
)
952 static int gic_irq_domain_translate(struct irq_domain
*d
,
953 struct irq_fwspec
*fwspec
,
954 unsigned long *hwirq
,
957 if (is_of_node(fwspec
->fwnode
)) {
958 if (fwspec
->param_count
< 3)
961 /* Get the interrupt number and add 16 to skip over SGIs */
962 *hwirq
= fwspec
->param
[1] + 16;
965 * For SPIs, we need to add 16 more to get the GIC irq
968 if (!fwspec
->param
[0])
971 *type
= fwspec
->param
[2] & IRQ_TYPE_SENSE_MASK
;
975 if (fwspec
->fwnode
->type
== FWNODE_IRQCHIP
) {
976 if(fwspec
->param_count
!= 2)
979 *hwirq
= fwspec
->param
[0];
980 *type
= fwspec
->param
[1];
988 static int gic_secondary_init(struct notifier_block
*nfb
, unsigned long action
,
991 if (action
== CPU_STARTING
|| action
== CPU_STARTING_FROZEN
)
992 gic_cpu_init(&gic_data
[0]);
997 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
998 * priority because the GIC needs to be up before the ARM generic timers.
1000 static struct notifier_block gic_cpu_notifier
= {
1001 .notifier_call
= gic_secondary_init
,
1006 static int gic_irq_domain_alloc(struct irq_domain
*domain
, unsigned int virq
,
1007 unsigned int nr_irqs
, void *arg
)
1010 irq_hw_number_t hwirq
;
1011 unsigned int type
= IRQ_TYPE_NONE
;
1012 struct irq_fwspec
*fwspec
= arg
;
1014 ret
= gic_irq_domain_translate(domain
, fwspec
, &hwirq
, &type
);
1018 for (i
= 0; i
< nr_irqs
; i
++)
1019 gic_irq_domain_map(domain
, virq
+ i
, hwirq
+ i
);
1024 static const struct irq_domain_ops gic_irq_domain_hierarchy_ops
= {
1025 .translate
= gic_irq_domain_translate
,
1026 .alloc
= gic_irq_domain_alloc
,
1027 .free
= irq_domain_free_irqs_top
,
1030 static const struct irq_domain_ops gic_irq_domain_ops
= {
1031 .map
= gic_irq_domain_map
,
1032 .unmap
= gic_irq_domain_unmap
,
1035 static void __init
__gic_init_bases(unsigned int gic_nr
, int irq_start
,
1036 void __iomem
*dist_base
, void __iomem
*cpu_base
,
1037 u32 percpu_offset
, struct fwnode_handle
*handle
)
1039 irq_hw_number_t hwirq_base
;
1040 struct gic_chip_data
*gic
;
1041 int gic_irqs
, irq_base
, i
;
1043 BUG_ON(gic_nr
>= MAX_GIC_NR
);
1045 gic_check_cpu_features();
1047 gic
= &gic_data
[gic_nr
];
1048 #ifdef CONFIG_GIC_NON_BANKED
1049 if (percpu_offset
) { /* Frankein-GIC without banked registers... */
1052 gic
->dist_base
.percpu_base
= alloc_percpu(void __iomem
*);
1053 gic
->cpu_base
.percpu_base
= alloc_percpu(void __iomem
*);
1054 if (WARN_ON(!gic
->dist_base
.percpu_base
||
1055 !gic
->cpu_base
.percpu_base
)) {
1056 free_percpu(gic
->dist_base
.percpu_base
);
1057 free_percpu(gic
->cpu_base
.percpu_base
);
1061 for_each_possible_cpu(cpu
) {
1062 u32 mpidr
= cpu_logical_map(cpu
);
1063 u32 core_id
= MPIDR_AFFINITY_LEVEL(mpidr
, 0);
1064 unsigned long offset
= percpu_offset
* core_id
;
1065 *per_cpu_ptr(gic
->dist_base
.percpu_base
, cpu
) = dist_base
+ offset
;
1066 *per_cpu_ptr(gic
->cpu_base
.percpu_base
, cpu
) = cpu_base
+ offset
;
1069 gic_set_base_accessor(gic
, gic_get_percpu_base
);
1072 { /* Normal, sane GIC... */
1074 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
1076 gic
->dist_base
.common_base
= dist_base
;
1077 gic
->cpu_base
.common_base
= cpu_base
;
1078 gic_set_base_accessor(gic
, gic_get_common_base
);
1082 * Find out how many interrupts are supported.
1083 * The GIC only supports up to 1020 interrupt sources.
1085 gic_irqs
= readl_relaxed(gic_data_dist_base(gic
) + GIC_DIST_CTR
) & 0x1f;
1086 gic_irqs
= (gic_irqs
+ 1) * 32;
1087 if (gic_irqs
> 1020)
1089 gic
->gic_irqs
= gic_irqs
;
1091 if (handle
) { /* DT/ACPI */
1092 gic
->domain
= irq_domain_create_linear(handle
, gic_irqs
,
1093 &gic_irq_domain_hierarchy_ops
,
1095 } else { /* Legacy support */
1097 * For primary GICs, skip over SGIs.
1098 * For secondary GICs, skip over PPIs, too.
1100 if (gic_nr
== 0 && (irq_start
& 31) > 0) {
1102 if (irq_start
!= -1)
1103 irq_start
= (irq_start
& ~31) + 16;
1108 gic_irqs
-= hwirq_base
; /* calculate # of irqs to allocate */
1110 irq_base
= irq_alloc_descs(irq_start
, 16, gic_irqs
,
1112 if (IS_ERR_VALUE(irq_base
)) {
1113 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
1115 irq_base
= irq_start
;
1118 gic
->domain
= irq_domain_add_legacy(NULL
, gic_irqs
, irq_base
,
1119 hwirq_base
, &gic_irq_domain_ops
, gic
);
1122 if (WARN_ON(!gic
->domain
))
1127 * Initialize the CPU interface map to all CPUs.
1128 * It will be refined as each CPU probes its ID.
1129 * This is only necessary for the primary GIC.
1131 for (i
= 0; i
< NR_GIC_CPU_IF
; i
++)
1132 gic_cpu_map
[i
] = 0xff;
1134 set_smp_cross_call(gic_raise_softirq
);
1135 register_cpu_notifier(&gic_cpu_notifier
);
1137 set_handle_irq(gic_handle_irq
);
1138 if (static_key_true(&supports_deactivate
))
1139 pr_info("GIC: Using split EOI/Deactivate mode\n");
1147 void __init
gic_init(unsigned int gic_nr
, int irq_start
,
1148 void __iomem
*dist_base
, void __iomem
*cpu_base
)
1151 * Non-DT/ACPI systems won't run a hypervisor, so let's not
1152 * bother with these...
1154 static_key_slow_dec(&supports_deactivate
);
1155 __gic_init_bases(gic_nr
, irq_start
, dist_base
, cpu_base
, 0, NULL
);
1159 static int gic_cnt __initdata
;
1161 static bool gic_check_eoimode(struct device_node
*node
, void __iomem
**base
)
1163 struct resource cpuif_res
;
1165 of_address_to_resource(node
, 1, &cpuif_res
);
1167 if (!is_hyp_mode_available())
1169 if (resource_size(&cpuif_res
) < SZ_8K
)
1171 if (resource_size(&cpuif_res
) == SZ_128K
) {
1172 u32 val_low
, val_high
;
1175 * Verify that we have the first 4kB of a GIC400
1176 * aliased over the first 64kB by checking the
1177 * GICC_IIDR register on both ends.
1179 val_low
= readl_relaxed(*base
+ GIC_CPU_IDENT
);
1180 val_high
= readl_relaxed(*base
+ GIC_CPU_IDENT
+ 0xf000);
1181 if ((val_low
& 0xffff0fff) != 0x0202043B ||
1182 val_low
!= val_high
)
1186 * Move the base up by 60kB, so that we have a 8kB
1187 * contiguous region, which allows us to use GICC_DIR
1188 * at its normal offset. Please pass me that bucket.
1191 cpuif_res
.start
+= 0xf000;
1192 pr_warn("GIC: Adjusting CPU interface base to %pa",
1200 gic_of_init(struct device_node
*node
, struct device_node
*parent
)
1202 void __iomem
*cpu_base
;
1203 void __iomem
*dist_base
;
1210 dist_base
= of_iomap(node
, 0);
1211 WARN(!dist_base
, "unable to map gic dist registers\n");
1213 cpu_base
= of_iomap(node
, 1);
1214 WARN(!cpu_base
, "unable to map gic cpu registers\n");
1217 * Disable split EOI/Deactivate if either HYP is not available
1218 * or the CPU interface is too small.
1220 if (gic_cnt
== 0 && !gic_check_eoimode(node
, &cpu_base
))
1221 static_key_slow_dec(&supports_deactivate
);
1223 if (of_property_read_u32(node
, "cpu-offset", &percpu_offset
))
1226 __gic_init_bases(gic_cnt
, -1, dist_base
, cpu_base
, percpu_offset
,
1229 gic_init_physaddr(node
);
1232 irq
= irq_of_parse_and_map(node
, 0);
1233 gic_cascade_irq(gic_cnt
, irq
);
1236 if (IS_ENABLED(CONFIG_ARM_GIC_V2M
))
1237 gicv2m_of_init(node
, gic_data
[gic_cnt
].domain
);
1242 IRQCHIP_DECLARE(gic_400
, "arm,gic-400", gic_of_init
);
1243 IRQCHIP_DECLARE(arm11mp_gic
, "arm,arm11mp-gic", gic_of_init
);
1244 IRQCHIP_DECLARE(arm1176jzf_dc_gic
, "arm,arm1176jzf-devchip-gic", gic_of_init
);
1245 IRQCHIP_DECLARE(cortex_a15_gic
, "arm,cortex-a15-gic", gic_of_init
);
1246 IRQCHIP_DECLARE(cortex_a9_gic
, "arm,cortex-a9-gic", gic_of_init
);
1247 IRQCHIP_DECLARE(cortex_a7_gic
, "arm,cortex-a7-gic", gic_of_init
);
1248 IRQCHIP_DECLARE(msm_8660_qgic
, "qcom,msm-8660-qgic", gic_of_init
);
1249 IRQCHIP_DECLARE(msm_qgic2
, "qcom,msm-qgic2", gic_of_init
);
1250 IRQCHIP_DECLARE(pl390
, "arm,pl390", gic_of_init
);
1255 static phys_addr_t cpu_phy_base __initdata
;
1258 gic_acpi_parse_madt_cpu(struct acpi_subtable_header
*header
,
1259 const unsigned long end
)
1261 struct acpi_madt_generic_interrupt
*processor
;
1262 phys_addr_t gic_cpu_base
;
1263 static int cpu_base_assigned
;
1265 processor
= (struct acpi_madt_generic_interrupt
*)header
;
1267 if (BAD_MADT_GICC_ENTRY(processor
, end
))
1271 * There is no support for non-banked GICv1/2 register in ACPI spec.
1272 * All CPU interface addresses have to be the same.
1274 gic_cpu_base
= processor
->base_address
;
1275 if (cpu_base_assigned
&& gic_cpu_base
!= cpu_phy_base
)
1278 cpu_phy_base
= gic_cpu_base
;
1279 cpu_base_assigned
= 1;
1283 /* The things you have to do to just *count* something... */
1284 static int __init
acpi_dummy_func(struct acpi_subtable_header
*header
,
1285 const unsigned long end
)
1290 static bool __init
acpi_gic_redist_is_present(void)
1292 return acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR
,
1293 acpi_dummy_func
, 0) > 0;
1296 static bool __init
gic_validate_dist(struct acpi_subtable_header
*header
,
1297 struct acpi_probe_entry
*ape
)
1299 struct acpi_madt_generic_distributor
*dist
;
1300 dist
= (struct acpi_madt_generic_distributor
*)header
;
1302 return (dist
->version
== ape
->driver_data
&&
1303 (dist
->version
!= ACPI_MADT_GIC_VERSION_NONE
||
1304 !acpi_gic_redist_is_present()));
1307 #define ACPI_GICV2_DIST_MEM_SIZE (SZ_4K)
1308 #define ACPI_GIC_CPU_IF_MEM_SIZE (SZ_8K)
1310 static int __init
gic_v2_acpi_init(struct acpi_subtable_header
*header
,
1311 const unsigned long end
)
1313 struct acpi_madt_generic_distributor
*dist
;
1314 void __iomem
*cpu_base
, *dist_base
;
1315 struct fwnode_handle
*domain_handle
;
1318 /* Collect CPU base addresses */
1319 count
= acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT
,
1320 gic_acpi_parse_madt_cpu
, 0);
1322 pr_err("No valid GICC entries exist\n");
1326 cpu_base
= ioremap(cpu_phy_base
, ACPI_GIC_CPU_IF_MEM_SIZE
);
1328 pr_err("Unable to map GICC registers\n");
1332 dist
= (struct acpi_madt_generic_distributor
*)header
;
1333 dist_base
= ioremap(dist
->base_address
, ACPI_GICV2_DIST_MEM_SIZE
);
1335 pr_err("Unable to map GICD registers\n");
1341 * Disable split EOI/Deactivate if HYP is not available. ACPI
1342 * guarantees that we'll always have a GICv2, so the CPU
1343 * interface will always be the right size.
1345 if (!is_hyp_mode_available())
1346 static_key_slow_dec(&supports_deactivate
);
1349 * Initialize GIC instance zero (no multi-GIC support).
1351 domain_handle
= irq_domain_alloc_fwnode(dist_base
);
1352 if (!domain_handle
) {
1353 pr_err("Unable to allocate domain handle\n");
1359 __gic_init_bases(0, -1, dist_base
, cpu_base
, 0, domain_handle
);
1361 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC
, domain_handle
);
1364 IRQCHIP_ACPI_DECLARE(gic_v2
, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR
,
1365 gic_validate_dist
, ACPI_MADT_GIC_VERSION_V2
,
1367 IRQCHIP_ACPI_DECLARE(gic_v2_maybe
, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR
,
1368 gic_validate_dist
, ACPI_MADT_GIC_VERSION_NONE
,