1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * OMAP2 McSPI controller driver
5 * Copyright (C) 2005, 2006 Nokia Corporation
6 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
7 * Juha Yrj�l� <juha.yrjola@nokia.com>
10 #include <linux/kernel.h>
11 #include <linux/interrupt.h>
12 #include <linux/module.h>
13 #include <linux/device.h>
14 #include <linux/delay.h>
15 #include <linux/dma-mapping.h>
16 #include <linux/dmaengine.h>
17 #include <linux/pinctrl/consumer.h>
18 #include <linux/platform_device.h>
19 #include <linux/err.h>
20 #include <linux/clk.h>
22 #include <linux/slab.h>
23 #include <linux/pm_runtime.h>
25 #include <linux/of_device.h>
26 #include <linux/gcd.h>
27 #include <linux/iopoll.h>
29 #include <linux/spi/spi.h>
30 #include <linux/gpio.h>
32 #include <linux/platform_data/spi-omap2-mcspi.h>
34 #define OMAP2_MCSPI_MAX_FREQ 48000000
35 #define OMAP2_MCSPI_MAX_DIVIDER 4096
36 #define OMAP2_MCSPI_MAX_FIFODEPTH 64
37 #define OMAP2_MCSPI_MAX_FIFOWCNT 0xFFFF
38 #define SPI_AUTOSUSPEND_TIMEOUT 2000
40 #define OMAP2_MCSPI_REVISION 0x00
41 #define OMAP2_MCSPI_SYSSTATUS 0x14
42 #define OMAP2_MCSPI_IRQSTATUS 0x18
43 #define OMAP2_MCSPI_IRQENABLE 0x1c
44 #define OMAP2_MCSPI_WAKEUPENABLE 0x20
45 #define OMAP2_MCSPI_SYST 0x24
46 #define OMAP2_MCSPI_MODULCTRL 0x28
47 #define OMAP2_MCSPI_XFERLEVEL 0x7c
49 /* per-channel banks, 0x14 bytes each, first is: */
50 #define OMAP2_MCSPI_CHCONF0 0x2c
51 #define OMAP2_MCSPI_CHSTAT0 0x30
52 #define OMAP2_MCSPI_CHCTRL0 0x34
53 #define OMAP2_MCSPI_TX0 0x38
54 #define OMAP2_MCSPI_RX0 0x3c
56 /* per-register bitmasks: */
57 #define OMAP2_MCSPI_IRQSTATUS_EOW BIT(17)
59 #define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0)
60 #define OMAP2_MCSPI_MODULCTRL_MS BIT(2)
61 #define OMAP2_MCSPI_MODULCTRL_STEST BIT(3)
63 #define OMAP2_MCSPI_CHCONF_PHA BIT(0)
64 #define OMAP2_MCSPI_CHCONF_POL BIT(1)
65 #define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
66 #define OMAP2_MCSPI_CHCONF_EPOL BIT(6)
67 #define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7)
68 #define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12)
69 #define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13)
70 #define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
71 #define OMAP2_MCSPI_CHCONF_DMAW BIT(14)
72 #define OMAP2_MCSPI_CHCONF_DMAR BIT(15)
73 #define OMAP2_MCSPI_CHCONF_DPE0 BIT(16)
74 #define OMAP2_MCSPI_CHCONF_DPE1 BIT(17)
75 #define OMAP2_MCSPI_CHCONF_IS BIT(18)
76 #define OMAP2_MCSPI_CHCONF_TURBO BIT(19)
77 #define OMAP2_MCSPI_CHCONF_FORCE BIT(20)
78 #define OMAP2_MCSPI_CHCONF_FFET BIT(27)
79 #define OMAP2_MCSPI_CHCONF_FFER BIT(28)
80 #define OMAP2_MCSPI_CHCONF_CLKG BIT(29)
82 #define OMAP2_MCSPI_CHSTAT_RXS BIT(0)
83 #define OMAP2_MCSPI_CHSTAT_TXS BIT(1)
84 #define OMAP2_MCSPI_CHSTAT_EOT BIT(2)
85 #define OMAP2_MCSPI_CHSTAT_TXFFE BIT(3)
87 #define OMAP2_MCSPI_CHCTRL_EN BIT(0)
88 #define OMAP2_MCSPI_CHCTRL_EXTCLK_MASK (0xff << 8)
90 #define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0)
92 /* We have 2 DMA channels per CS, one for RX and one for TX */
93 struct omap2_mcspi_dma
{
94 struct dma_chan
*dma_tx
;
95 struct dma_chan
*dma_rx
;
97 struct completion dma_tx_completion
;
98 struct completion dma_rx_completion
;
100 char dma_rx_ch_name
[14];
101 char dma_tx_ch_name
[14];
104 /* use PIO for small transfers, avoiding DMA setup/teardown overhead and
105 * cache operations; better heuristics consider wordsize and bitrate.
107 #define DMA_MIN_BYTES 160
111 * Used for context save and restore, structure members to be updated whenever
112 * corresponding registers are modified.
114 struct omap2_mcspi_regs
{
121 struct completion txdone
;
122 struct spi_master
*master
;
123 /* Virtual base address of the controller */
126 /* SPI1 has 4 channels, while SPI2 has 2 */
127 struct omap2_mcspi_dma
*dma_channels
;
129 struct omap2_mcspi_regs ctx
;
132 unsigned int pin_dir
:1;
135 struct omap2_mcspi_cs
{
140 struct list_head node
;
141 /* Context save and restore shadow register */
142 u32 chconf0
, chctrl0
;
145 static inline void mcspi_write_reg(struct spi_master
*master
,
148 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(master
);
150 writel_relaxed(val
, mcspi
->base
+ idx
);
153 static inline u32
mcspi_read_reg(struct spi_master
*master
, int idx
)
155 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(master
);
157 return readl_relaxed(mcspi
->base
+ idx
);
160 static inline void mcspi_write_cs_reg(const struct spi_device
*spi
,
163 struct omap2_mcspi_cs
*cs
= spi
->controller_state
;
165 writel_relaxed(val
, cs
->base
+ idx
);
168 static inline u32
mcspi_read_cs_reg(const struct spi_device
*spi
, int idx
)
170 struct omap2_mcspi_cs
*cs
= spi
->controller_state
;
172 return readl_relaxed(cs
->base
+ idx
);
175 static inline u32
mcspi_cached_chconf0(const struct spi_device
*spi
)
177 struct omap2_mcspi_cs
*cs
= spi
->controller_state
;
182 static inline void mcspi_write_chconf0(const struct spi_device
*spi
, u32 val
)
184 struct omap2_mcspi_cs
*cs
= spi
->controller_state
;
187 mcspi_write_cs_reg(spi
, OMAP2_MCSPI_CHCONF0
, val
);
188 mcspi_read_cs_reg(spi
, OMAP2_MCSPI_CHCONF0
);
191 static inline int mcspi_bytes_per_word(int word_len
)
195 else if (word_len
<= 16)
197 else /* word_len <= 32 */
201 static void omap2_mcspi_set_dma_req(const struct spi_device
*spi
,
202 int is_read
, int enable
)
206 l
= mcspi_cached_chconf0(spi
);
208 if (is_read
) /* 1 is read, 0 write */
209 rw
= OMAP2_MCSPI_CHCONF_DMAR
;
211 rw
= OMAP2_MCSPI_CHCONF_DMAW
;
218 mcspi_write_chconf0(spi
, l
);
221 static void omap2_mcspi_set_enable(const struct spi_device
*spi
, int enable
)
223 struct omap2_mcspi_cs
*cs
= spi
->controller_state
;
228 l
|= OMAP2_MCSPI_CHCTRL_EN
;
230 l
&= ~OMAP2_MCSPI_CHCTRL_EN
;
232 mcspi_write_cs_reg(spi
, OMAP2_MCSPI_CHCTRL0
, cs
->chctrl0
);
233 /* Flash post-writes */
234 mcspi_read_cs_reg(spi
, OMAP2_MCSPI_CHCTRL0
);
237 static void omap2_mcspi_set_cs(struct spi_device
*spi
, bool enable
)
239 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(spi
->master
);
242 /* The controller handles the inverted chip selects
243 * using the OMAP2_MCSPI_CHCONF_EPOL bit so revert
244 * the inversion from the core spi_set_cs function.
246 if (spi
->mode
& SPI_CS_HIGH
)
249 if (spi
->controller_state
) {
250 int err
= pm_runtime_get_sync(mcspi
->dev
);
252 pm_runtime_put_noidle(mcspi
->dev
);
253 dev_err(mcspi
->dev
, "failed to get sync: %d\n", err
);
257 l
= mcspi_cached_chconf0(spi
);
260 l
&= ~OMAP2_MCSPI_CHCONF_FORCE
;
262 l
|= OMAP2_MCSPI_CHCONF_FORCE
;
264 mcspi_write_chconf0(spi
, l
);
266 pm_runtime_mark_last_busy(mcspi
->dev
);
267 pm_runtime_put_autosuspend(mcspi
->dev
);
271 static void omap2_mcspi_set_mode(struct spi_master
*master
)
273 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(master
);
274 struct omap2_mcspi_regs
*ctx
= &mcspi
->ctx
;
278 * Choose master or slave mode
280 l
= mcspi_read_reg(master
, OMAP2_MCSPI_MODULCTRL
);
281 l
&= ~(OMAP2_MCSPI_MODULCTRL_STEST
);
282 if (spi_controller_is_slave(master
)) {
283 l
|= (OMAP2_MCSPI_MODULCTRL_MS
);
285 l
&= ~(OMAP2_MCSPI_MODULCTRL_MS
);
286 l
|= OMAP2_MCSPI_MODULCTRL_SINGLE
;
288 mcspi_write_reg(master
, OMAP2_MCSPI_MODULCTRL
, l
);
293 static void omap2_mcspi_set_fifo(const struct spi_device
*spi
,
294 struct spi_transfer
*t
, int enable
)
296 struct spi_master
*master
= spi
->master
;
297 struct omap2_mcspi_cs
*cs
= spi
->controller_state
;
298 struct omap2_mcspi
*mcspi
;
300 int max_fifo_depth
, bytes_per_word
;
301 u32 chconf
, xferlevel
;
303 mcspi
= spi_master_get_devdata(master
);
305 chconf
= mcspi_cached_chconf0(spi
);
307 bytes_per_word
= mcspi_bytes_per_word(cs
->word_len
);
308 if (t
->len
% bytes_per_word
!= 0)
311 if (t
->rx_buf
!= NULL
&& t
->tx_buf
!= NULL
)
312 max_fifo_depth
= OMAP2_MCSPI_MAX_FIFODEPTH
/ 2;
314 max_fifo_depth
= OMAP2_MCSPI_MAX_FIFODEPTH
;
316 wcnt
= t
->len
/ bytes_per_word
;
317 if (wcnt
> OMAP2_MCSPI_MAX_FIFOWCNT
)
320 xferlevel
= wcnt
<< 16;
321 if (t
->rx_buf
!= NULL
) {
322 chconf
|= OMAP2_MCSPI_CHCONF_FFER
;
323 xferlevel
|= (bytes_per_word
- 1) << 8;
326 if (t
->tx_buf
!= NULL
) {
327 chconf
|= OMAP2_MCSPI_CHCONF_FFET
;
328 xferlevel
|= bytes_per_word
- 1;
331 mcspi_write_reg(master
, OMAP2_MCSPI_XFERLEVEL
, xferlevel
);
332 mcspi_write_chconf0(spi
, chconf
);
333 mcspi
->fifo_depth
= max_fifo_depth
;
339 if (t
->rx_buf
!= NULL
)
340 chconf
&= ~OMAP2_MCSPI_CHCONF_FFER
;
342 if (t
->tx_buf
!= NULL
)
343 chconf
&= ~OMAP2_MCSPI_CHCONF_FFET
;
345 mcspi_write_chconf0(spi
, chconf
);
346 mcspi
->fifo_depth
= 0;
349 static int mcspi_wait_for_reg_bit(void __iomem
*reg
, unsigned long bit
)
353 return readl_poll_timeout(reg
, val
, val
& bit
, 1, MSEC_PER_SEC
);
356 static int mcspi_wait_for_completion(struct omap2_mcspi
*mcspi
,
357 struct completion
*x
)
359 if (spi_controller_is_slave(mcspi
->master
)) {
360 if (wait_for_completion_interruptible(x
) ||
361 mcspi
->slave_aborted
)
364 wait_for_completion(x
);
370 static void omap2_mcspi_rx_callback(void *data
)
372 struct spi_device
*spi
= data
;
373 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(spi
->master
);
374 struct omap2_mcspi_dma
*mcspi_dma
= &mcspi
->dma_channels
[spi
->chip_select
];
376 /* We must disable the DMA RX request */
377 omap2_mcspi_set_dma_req(spi
, 1, 0);
379 complete(&mcspi_dma
->dma_rx_completion
);
382 static void omap2_mcspi_tx_callback(void *data
)
384 struct spi_device
*spi
= data
;
385 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(spi
->master
);
386 struct omap2_mcspi_dma
*mcspi_dma
= &mcspi
->dma_channels
[spi
->chip_select
];
388 /* We must disable the DMA TX request */
389 omap2_mcspi_set_dma_req(spi
, 0, 0);
391 complete(&mcspi_dma
->dma_tx_completion
);
394 static void omap2_mcspi_tx_dma(struct spi_device
*spi
,
395 struct spi_transfer
*xfer
,
396 struct dma_slave_config cfg
)
398 struct omap2_mcspi
*mcspi
;
399 struct omap2_mcspi_dma
*mcspi_dma
;
401 mcspi
= spi_master_get_devdata(spi
->master
);
402 mcspi_dma
= &mcspi
->dma_channels
[spi
->chip_select
];
404 if (mcspi_dma
->dma_tx
) {
405 struct dma_async_tx_descriptor
*tx
;
407 dmaengine_slave_config(mcspi_dma
->dma_tx
, &cfg
);
409 tx
= dmaengine_prep_slave_sg(mcspi_dma
->dma_tx
, xfer
->tx_sg
.sgl
,
412 DMA_PREP_INTERRUPT
| DMA_CTRL_ACK
);
414 tx
->callback
= omap2_mcspi_tx_callback
;
415 tx
->callback_param
= spi
;
416 dmaengine_submit(tx
);
418 /* FIXME: fall back to PIO? */
421 dma_async_issue_pending(mcspi_dma
->dma_tx
);
422 omap2_mcspi_set_dma_req(spi
, 0, 1);
427 omap2_mcspi_rx_dma(struct spi_device
*spi
, struct spi_transfer
*xfer
,
428 struct dma_slave_config cfg
,
431 struct omap2_mcspi
*mcspi
;
432 struct omap2_mcspi_dma
*mcspi_dma
;
433 unsigned int count
, transfer_reduction
= 0;
434 struct scatterlist
*sg_out
[2];
435 int nb_sizes
= 0, out_mapped_nents
[2], ret
, x
;
439 int word_len
, element_count
;
440 struct omap2_mcspi_cs
*cs
= spi
->controller_state
;
441 void __iomem
*chstat_reg
= cs
->base
+ OMAP2_MCSPI_CHSTAT0
;
443 mcspi
= spi_master_get_devdata(spi
->master
);
444 mcspi_dma
= &mcspi
->dma_channels
[spi
->chip_select
];
448 * In the "End-of-Transfer Procedure" section for DMA RX in OMAP35x TRM
449 * it mentions reducing DMA transfer length by one element in master
452 if (mcspi
->fifo_depth
== 0)
453 transfer_reduction
= es
;
455 word_len
= cs
->word_len
;
456 l
= mcspi_cached_chconf0(spi
);
459 element_count
= count
;
460 else if (word_len
<= 16)
461 element_count
= count
>> 1;
462 else /* word_len <= 32 */
463 element_count
= count
>> 2;
465 if (mcspi_dma
->dma_rx
) {
466 struct dma_async_tx_descriptor
*tx
;
468 dmaengine_slave_config(mcspi_dma
->dma_rx
, &cfg
);
471 * Reduce DMA transfer length by one more if McSPI is
472 * configured in turbo mode.
474 if ((l
& OMAP2_MCSPI_CHCONF_TURBO
) && mcspi
->fifo_depth
== 0)
475 transfer_reduction
+= es
;
477 if (transfer_reduction
) {
478 /* Split sgl into two. The second sgl won't be used. */
479 sizes
[0] = count
- transfer_reduction
;
480 sizes
[1] = transfer_reduction
;
484 * Don't bother splitting the sgl. This essentially
485 * clones the original sgl.
491 ret
= sg_split(xfer
->rx_sg
.sgl
, xfer
->rx_sg
.nents
,
494 sg_out
, out_mapped_nents
,
498 dev_err(&spi
->dev
, "sg_split failed\n");
502 tx
= dmaengine_prep_slave_sg(mcspi_dma
->dma_rx
,
506 DMA_PREP_INTERRUPT
| DMA_CTRL_ACK
);
508 tx
->callback
= omap2_mcspi_rx_callback
;
509 tx
->callback_param
= spi
;
510 dmaengine_submit(tx
);
512 /* FIXME: fall back to PIO? */
516 dma_async_issue_pending(mcspi_dma
->dma_rx
);
517 omap2_mcspi_set_dma_req(spi
, 1, 1);
519 ret
= mcspi_wait_for_completion(mcspi
, &mcspi_dma
->dma_rx_completion
);
520 if (ret
|| mcspi
->slave_aborted
) {
521 dmaengine_terminate_sync(mcspi_dma
->dma_rx
);
522 omap2_mcspi_set_dma_req(spi
, 1, 0);
526 for (x
= 0; x
< nb_sizes
; x
++)
529 if (mcspi
->fifo_depth
> 0)
533 * Due to the DMA transfer length reduction the missing bytes must
534 * be read manually to receive all of the expected data.
536 omap2_mcspi_set_enable(spi
, 0);
538 elements
= element_count
- 1;
540 if (l
& OMAP2_MCSPI_CHCONF_TURBO
) {
543 if (!mcspi_wait_for_reg_bit(chstat_reg
,
544 OMAP2_MCSPI_CHSTAT_RXS
)) {
547 w
= mcspi_read_cs_reg(spi
, OMAP2_MCSPI_RX0
);
549 ((u8
*)xfer
->rx_buf
)[elements
++] = w
;
550 else if (word_len
<= 16)
551 ((u16
*)xfer
->rx_buf
)[elements
++] = w
;
552 else /* word_len <= 32 */
553 ((u32
*)xfer
->rx_buf
)[elements
++] = w
;
555 int bytes_per_word
= mcspi_bytes_per_word(word_len
);
556 dev_err(&spi
->dev
, "DMA RX penultimate word empty\n");
557 count
-= (bytes_per_word
<< 1);
558 omap2_mcspi_set_enable(spi
, 1);
562 if (!mcspi_wait_for_reg_bit(chstat_reg
, OMAP2_MCSPI_CHSTAT_RXS
)) {
565 w
= mcspi_read_cs_reg(spi
, OMAP2_MCSPI_RX0
);
567 ((u8
*)xfer
->rx_buf
)[elements
] = w
;
568 else if (word_len
<= 16)
569 ((u16
*)xfer
->rx_buf
)[elements
] = w
;
570 else /* word_len <= 32 */
571 ((u32
*)xfer
->rx_buf
)[elements
] = w
;
573 dev_err(&spi
->dev
, "DMA RX last word empty\n");
574 count
-= mcspi_bytes_per_word(word_len
);
576 omap2_mcspi_set_enable(spi
, 1);
581 omap2_mcspi_txrx_dma(struct spi_device
*spi
, struct spi_transfer
*xfer
)
583 struct omap2_mcspi
*mcspi
;
584 struct omap2_mcspi_cs
*cs
= spi
->controller_state
;
585 struct omap2_mcspi_dma
*mcspi_dma
;
589 struct dma_slave_config cfg
;
590 enum dma_slave_buswidth width
;
592 void __iomem
*chstat_reg
;
593 void __iomem
*irqstat_reg
;
596 mcspi
= spi_master_get_devdata(spi
->master
);
597 mcspi_dma
= &mcspi
->dma_channels
[spi
->chip_select
];
599 if (cs
->word_len
<= 8) {
600 width
= DMA_SLAVE_BUSWIDTH_1_BYTE
;
602 } else if (cs
->word_len
<= 16) {
603 width
= DMA_SLAVE_BUSWIDTH_2_BYTES
;
606 width
= DMA_SLAVE_BUSWIDTH_4_BYTES
;
612 memset(&cfg
, 0, sizeof(cfg
));
613 cfg
.src_addr
= cs
->phys
+ OMAP2_MCSPI_RX0
;
614 cfg
.dst_addr
= cs
->phys
+ OMAP2_MCSPI_TX0
;
615 cfg
.src_addr_width
= width
;
616 cfg
.dst_addr_width
= width
;
617 cfg
.src_maxburst
= 1;
618 cfg
.dst_maxburst
= 1;
623 mcspi
->slave_aborted
= false;
624 reinit_completion(&mcspi_dma
->dma_tx_completion
);
625 reinit_completion(&mcspi_dma
->dma_rx_completion
);
626 reinit_completion(&mcspi
->txdone
);
628 /* Enable EOW IRQ to know end of tx in slave mode */
629 if (spi_controller_is_slave(spi
->master
))
630 mcspi_write_reg(spi
->master
,
631 OMAP2_MCSPI_IRQENABLE
,
632 OMAP2_MCSPI_IRQSTATUS_EOW
);
633 omap2_mcspi_tx_dma(spi
, xfer
, cfg
);
637 count
= omap2_mcspi_rx_dma(spi
, xfer
, cfg
, es
);
642 ret
= mcspi_wait_for_completion(mcspi
, &mcspi_dma
->dma_tx_completion
);
643 if (ret
|| mcspi
->slave_aborted
) {
644 dmaengine_terminate_sync(mcspi_dma
->dma_tx
);
645 omap2_mcspi_set_dma_req(spi
, 0, 0);
649 if (spi_controller_is_slave(mcspi
->master
)) {
650 ret
= mcspi_wait_for_completion(mcspi
, &mcspi
->txdone
);
651 if (ret
|| mcspi
->slave_aborted
)
655 if (mcspi
->fifo_depth
> 0) {
656 irqstat_reg
= mcspi
->base
+ OMAP2_MCSPI_IRQSTATUS
;
658 if (mcspi_wait_for_reg_bit(irqstat_reg
,
659 OMAP2_MCSPI_IRQSTATUS_EOW
) < 0)
660 dev_err(&spi
->dev
, "EOW timed out\n");
662 mcspi_write_reg(mcspi
->master
, OMAP2_MCSPI_IRQSTATUS
,
663 OMAP2_MCSPI_IRQSTATUS_EOW
);
666 /* for TX_ONLY mode, be sure all words have shifted out */
668 chstat_reg
= cs
->base
+ OMAP2_MCSPI_CHSTAT0
;
669 if (mcspi
->fifo_depth
> 0) {
670 wait_res
= mcspi_wait_for_reg_bit(chstat_reg
,
671 OMAP2_MCSPI_CHSTAT_TXFFE
);
673 dev_err(&spi
->dev
, "TXFFE timed out\n");
675 wait_res
= mcspi_wait_for_reg_bit(chstat_reg
,
676 OMAP2_MCSPI_CHSTAT_TXS
);
678 dev_err(&spi
->dev
, "TXS timed out\n");
681 (mcspi_wait_for_reg_bit(chstat_reg
,
682 OMAP2_MCSPI_CHSTAT_EOT
) < 0))
683 dev_err(&spi
->dev
, "EOT timed out\n");
690 omap2_mcspi_txrx_pio(struct spi_device
*spi
, struct spi_transfer
*xfer
)
692 struct omap2_mcspi_cs
*cs
= spi
->controller_state
;
693 unsigned int count
, c
;
695 void __iomem
*base
= cs
->base
;
696 void __iomem
*tx_reg
;
697 void __iomem
*rx_reg
;
698 void __iomem
*chstat_reg
;
703 word_len
= cs
->word_len
;
705 l
= mcspi_cached_chconf0(spi
);
707 /* We store the pre-calculated register addresses on stack to speed
708 * up the transfer loop. */
709 tx_reg
= base
+ OMAP2_MCSPI_TX0
;
710 rx_reg
= base
+ OMAP2_MCSPI_RX0
;
711 chstat_reg
= base
+ OMAP2_MCSPI_CHSTAT0
;
713 if (c
< (word_len
>>3))
726 if (mcspi_wait_for_reg_bit(chstat_reg
,
727 OMAP2_MCSPI_CHSTAT_TXS
) < 0) {
728 dev_err(&spi
->dev
, "TXS timed out\n");
731 dev_vdbg(&spi
->dev
, "write-%d %02x\n",
733 writel_relaxed(*tx
++, tx_reg
);
736 if (mcspi_wait_for_reg_bit(chstat_reg
,
737 OMAP2_MCSPI_CHSTAT_RXS
) < 0) {
738 dev_err(&spi
->dev
, "RXS timed out\n");
742 if (c
== 1 && tx
== NULL
&&
743 (l
& OMAP2_MCSPI_CHCONF_TURBO
)) {
744 omap2_mcspi_set_enable(spi
, 0);
745 *rx
++ = readl_relaxed(rx_reg
);
746 dev_vdbg(&spi
->dev
, "read-%d %02x\n",
747 word_len
, *(rx
- 1));
748 if (mcspi_wait_for_reg_bit(chstat_reg
,
749 OMAP2_MCSPI_CHSTAT_RXS
) < 0) {
755 } else if (c
== 0 && tx
== NULL
) {
756 omap2_mcspi_set_enable(spi
, 0);
759 *rx
++ = readl_relaxed(rx_reg
);
760 dev_vdbg(&spi
->dev
, "read-%d %02x\n",
761 word_len
, *(rx
- 1));
764 } else if (word_len
<= 16) {
773 if (mcspi_wait_for_reg_bit(chstat_reg
,
774 OMAP2_MCSPI_CHSTAT_TXS
) < 0) {
775 dev_err(&spi
->dev
, "TXS timed out\n");
778 dev_vdbg(&spi
->dev
, "write-%d %04x\n",
780 writel_relaxed(*tx
++, tx_reg
);
783 if (mcspi_wait_for_reg_bit(chstat_reg
,
784 OMAP2_MCSPI_CHSTAT_RXS
) < 0) {
785 dev_err(&spi
->dev
, "RXS timed out\n");
789 if (c
== 2 && tx
== NULL
&&
790 (l
& OMAP2_MCSPI_CHCONF_TURBO
)) {
791 omap2_mcspi_set_enable(spi
, 0);
792 *rx
++ = readl_relaxed(rx_reg
);
793 dev_vdbg(&spi
->dev
, "read-%d %04x\n",
794 word_len
, *(rx
- 1));
795 if (mcspi_wait_for_reg_bit(chstat_reg
,
796 OMAP2_MCSPI_CHSTAT_RXS
) < 0) {
802 } else if (c
== 0 && tx
== NULL
) {
803 omap2_mcspi_set_enable(spi
, 0);
806 *rx
++ = readl_relaxed(rx_reg
);
807 dev_vdbg(&spi
->dev
, "read-%d %04x\n",
808 word_len
, *(rx
- 1));
811 } else if (word_len
<= 32) {
820 if (mcspi_wait_for_reg_bit(chstat_reg
,
821 OMAP2_MCSPI_CHSTAT_TXS
) < 0) {
822 dev_err(&spi
->dev
, "TXS timed out\n");
825 dev_vdbg(&spi
->dev
, "write-%d %08x\n",
827 writel_relaxed(*tx
++, tx_reg
);
830 if (mcspi_wait_for_reg_bit(chstat_reg
,
831 OMAP2_MCSPI_CHSTAT_RXS
) < 0) {
832 dev_err(&spi
->dev
, "RXS timed out\n");
836 if (c
== 4 && tx
== NULL
&&
837 (l
& OMAP2_MCSPI_CHCONF_TURBO
)) {
838 omap2_mcspi_set_enable(spi
, 0);
839 *rx
++ = readl_relaxed(rx_reg
);
840 dev_vdbg(&spi
->dev
, "read-%d %08x\n",
841 word_len
, *(rx
- 1));
842 if (mcspi_wait_for_reg_bit(chstat_reg
,
843 OMAP2_MCSPI_CHSTAT_RXS
) < 0) {
849 } else if (c
== 0 && tx
== NULL
) {
850 omap2_mcspi_set_enable(spi
, 0);
853 *rx
++ = readl_relaxed(rx_reg
);
854 dev_vdbg(&spi
->dev
, "read-%d %08x\n",
855 word_len
, *(rx
- 1));
860 /* for TX_ONLY mode, be sure all words have shifted out */
861 if (xfer
->rx_buf
== NULL
) {
862 if (mcspi_wait_for_reg_bit(chstat_reg
,
863 OMAP2_MCSPI_CHSTAT_TXS
) < 0) {
864 dev_err(&spi
->dev
, "TXS timed out\n");
865 } else if (mcspi_wait_for_reg_bit(chstat_reg
,
866 OMAP2_MCSPI_CHSTAT_EOT
) < 0)
867 dev_err(&spi
->dev
, "EOT timed out\n");
869 /* disable chan to purge rx datas received in TX_ONLY transfer,
870 * otherwise these rx datas will affect the direct following
873 omap2_mcspi_set_enable(spi
, 0);
876 omap2_mcspi_set_enable(spi
, 1);
880 static u32
omap2_mcspi_calc_divisor(u32 speed_hz
)
884 for (div
= 0; div
< 15; div
++)
885 if (speed_hz
>= (OMAP2_MCSPI_MAX_FREQ
>> div
))
891 /* called only when no transfer is active to this device */
892 static int omap2_mcspi_setup_transfer(struct spi_device
*spi
,
893 struct spi_transfer
*t
)
895 struct omap2_mcspi_cs
*cs
= spi
->controller_state
;
896 struct omap2_mcspi
*mcspi
;
897 u32 l
= 0, clkd
= 0, div
, extclk
= 0, clkg
= 0;
898 u8 word_len
= spi
->bits_per_word
;
899 u32 speed_hz
= spi
->max_speed_hz
;
901 mcspi
= spi_master_get_devdata(spi
->master
);
903 if (t
!= NULL
&& t
->bits_per_word
)
904 word_len
= t
->bits_per_word
;
906 cs
->word_len
= word_len
;
908 if (t
&& t
->speed_hz
)
909 speed_hz
= t
->speed_hz
;
911 speed_hz
= min_t(u32
, speed_hz
, OMAP2_MCSPI_MAX_FREQ
);
912 if (speed_hz
< (OMAP2_MCSPI_MAX_FREQ
/ OMAP2_MCSPI_MAX_DIVIDER
)) {
913 clkd
= omap2_mcspi_calc_divisor(speed_hz
);
914 speed_hz
= OMAP2_MCSPI_MAX_FREQ
>> clkd
;
917 div
= (OMAP2_MCSPI_MAX_FREQ
+ speed_hz
- 1) / speed_hz
;
918 speed_hz
= OMAP2_MCSPI_MAX_FREQ
/ div
;
919 clkd
= (div
- 1) & 0xf;
920 extclk
= (div
- 1) >> 4;
921 clkg
= OMAP2_MCSPI_CHCONF_CLKG
;
924 l
= mcspi_cached_chconf0(spi
);
926 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
927 * REVISIT: this controller could support SPI_3WIRE mode.
929 if (mcspi
->pin_dir
== MCSPI_PINDIR_D0_IN_D1_OUT
) {
930 l
&= ~OMAP2_MCSPI_CHCONF_IS
;
931 l
&= ~OMAP2_MCSPI_CHCONF_DPE1
;
932 l
|= OMAP2_MCSPI_CHCONF_DPE0
;
934 l
|= OMAP2_MCSPI_CHCONF_IS
;
935 l
|= OMAP2_MCSPI_CHCONF_DPE1
;
936 l
&= ~OMAP2_MCSPI_CHCONF_DPE0
;
940 l
&= ~OMAP2_MCSPI_CHCONF_WL_MASK
;
941 l
|= (word_len
- 1) << 7;
943 /* set chipselect polarity; manage with FORCE */
944 if (!(spi
->mode
& SPI_CS_HIGH
))
945 l
|= OMAP2_MCSPI_CHCONF_EPOL
; /* active-low; normal */
947 l
&= ~OMAP2_MCSPI_CHCONF_EPOL
;
949 /* set clock divisor */
950 l
&= ~OMAP2_MCSPI_CHCONF_CLKD_MASK
;
953 /* set clock granularity */
954 l
&= ~OMAP2_MCSPI_CHCONF_CLKG
;
957 cs
->chctrl0
&= ~OMAP2_MCSPI_CHCTRL_EXTCLK_MASK
;
958 cs
->chctrl0
|= extclk
<< 8;
959 mcspi_write_cs_reg(spi
, OMAP2_MCSPI_CHCTRL0
, cs
->chctrl0
);
962 /* set SPI mode 0..3 */
963 if (spi
->mode
& SPI_CPOL
)
964 l
|= OMAP2_MCSPI_CHCONF_POL
;
966 l
&= ~OMAP2_MCSPI_CHCONF_POL
;
967 if (spi
->mode
& SPI_CPHA
)
968 l
|= OMAP2_MCSPI_CHCONF_PHA
;
970 l
&= ~OMAP2_MCSPI_CHCONF_PHA
;
972 mcspi_write_chconf0(spi
, l
);
974 cs
->mode
= spi
->mode
;
976 dev_dbg(&spi
->dev
, "setup: speed %d, sample %s edge, clk %s\n",
978 (spi
->mode
& SPI_CPHA
) ? "trailing" : "leading",
979 (spi
->mode
& SPI_CPOL
) ? "inverted" : "normal");
985 * Note that we currently allow DMA only if we get a channel
986 * for both rx and tx. Otherwise we'll do PIO for both rx and tx.
988 static int omap2_mcspi_request_dma(struct spi_device
*spi
)
990 struct spi_master
*master
= spi
->master
;
991 struct omap2_mcspi
*mcspi
;
992 struct omap2_mcspi_dma
*mcspi_dma
;
995 mcspi
= spi_master_get_devdata(master
);
996 mcspi_dma
= mcspi
->dma_channels
+ spi
->chip_select
;
998 init_completion(&mcspi_dma
->dma_rx_completion
);
999 init_completion(&mcspi_dma
->dma_tx_completion
);
1001 mcspi_dma
->dma_rx
= dma_request_chan(&master
->dev
,
1002 mcspi_dma
->dma_rx_ch_name
);
1003 if (IS_ERR(mcspi_dma
->dma_rx
)) {
1004 ret
= PTR_ERR(mcspi_dma
->dma_rx
);
1005 mcspi_dma
->dma_rx
= NULL
;
1009 mcspi_dma
->dma_tx
= dma_request_chan(&master
->dev
,
1010 mcspi_dma
->dma_tx_ch_name
);
1011 if (IS_ERR(mcspi_dma
->dma_tx
)) {
1012 ret
= PTR_ERR(mcspi_dma
->dma_tx
);
1013 mcspi_dma
->dma_tx
= NULL
;
1014 dma_release_channel(mcspi_dma
->dma_rx
);
1015 mcspi_dma
->dma_rx
= NULL
;
1022 static int omap2_mcspi_setup(struct spi_device
*spi
)
1025 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(spi
->master
);
1026 struct omap2_mcspi_regs
*ctx
= &mcspi
->ctx
;
1027 struct omap2_mcspi_dma
*mcspi_dma
;
1028 struct omap2_mcspi_cs
*cs
= spi
->controller_state
;
1030 mcspi_dma
= &mcspi
->dma_channels
[spi
->chip_select
];
1033 cs
= kzalloc(sizeof *cs
, GFP_KERNEL
);
1036 cs
->base
= mcspi
->base
+ spi
->chip_select
* 0x14;
1037 cs
->phys
= mcspi
->phys
+ spi
->chip_select
* 0x14;
1041 spi
->controller_state
= cs
;
1042 /* Link this to context save list */
1043 list_add_tail(&cs
->node
, &ctx
->cs
);
1045 if (gpio_is_valid(spi
->cs_gpio
)) {
1046 ret
= gpio_request(spi
->cs_gpio
, dev_name(&spi
->dev
));
1048 dev_err(&spi
->dev
, "failed to request gpio\n");
1051 gpio_direction_output(spi
->cs_gpio
,
1052 !(spi
->mode
& SPI_CS_HIGH
));
1056 if (!mcspi_dma
->dma_rx
|| !mcspi_dma
->dma_tx
) {
1057 ret
= omap2_mcspi_request_dma(spi
);
1059 dev_warn(&spi
->dev
, "not using DMA for McSPI (%d)\n",
1063 ret
= pm_runtime_get_sync(mcspi
->dev
);
1065 pm_runtime_put_noidle(mcspi
->dev
);
1070 ret
= omap2_mcspi_setup_transfer(spi
, NULL
);
1071 pm_runtime_mark_last_busy(mcspi
->dev
);
1072 pm_runtime_put_autosuspend(mcspi
->dev
);
1077 static void omap2_mcspi_cleanup(struct spi_device
*spi
)
1079 struct omap2_mcspi
*mcspi
;
1080 struct omap2_mcspi_dma
*mcspi_dma
;
1081 struct omap2_mcspi_cs
*cs
;
1083 mcspi
= spi_master_get_devdata(spi
->master
);
1085 if (spi
->controller_state
) {
1086 /* Unlink controller state from context save list */
1087 cs
= spi
->controller_state
;
1088 list_del(&cs
->node
);
1093 if (spi
->chip_select
< spi
->master
->num_chipselect
) {
1094 mcspi_dma
= &mcspi
->dma_channels
[spi
->chip_select
];
1096 if (mcspi_dma
->dma_rx
) {
1097 dma_release_channel(mcspi_dma
->dma_rx
);
1098 mcspi_dma
->dma_rx
= NULL
;
1100 if (mcspi_dma
->dma_tx
) {
1101 dma_release_channel(mcspi_dma
->dma_tx
);
1102 mcspi_dma
->dma_tx
= NULL
;
1106 if (gpio_is_valid(spi
->cs_gpio
))
1107 gpio_free(spi
->cs_gpio
);
1110 static irqreturn_t
omap2_mcspi_irq_handler(int irq
, void *data
)
1112 struct omap2_mcspi
*mcspi
= data
;
1115 irqstat
= mcspi_read_reg(mcspi
->master
, OMAP2_MCSPI_IRQSTATUS
);
1119 /* Disable IRQ and wakeup slave xfer task */
1120 mcspi_write_reg(mcspi
->master
, OMAP2_MCSPI_IRQENABLE
, 0);
1121 if (irqstat
& OMAP2_MCSPI_IRQSTATUS_EOW
)
1122 complete(&mcspi
->txdone
);
1127 static int omap2_mcspi_slave_abort(struct spi_master
*master
)
1129 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(master
);
1130 struct omap2_mcspi_dma
*mcspi_dma
= mcspi
->dma_channels
;
1132 mcspi
->slave_aborted
= true;
1133 complete(&mcspi_dma
->dma_rx_completion
);
1134 complete(&mcspi_dma
->dma_tx_completion
);
1135 complete(&mcspi
->txdone
);
1140 static int omap2_mcspi_transfer_one(struct spi_master
*master
,
1141 struct spi_device
*spi
,
1142 struct spi_transfer
*t
)
1145 /* We only enable one channel at a time -- the one whose message is
1146 * -- although this controller would gladly
1147 * arbitrate among multiple channels. This corresponds to "single
1148 * channel" master mode. As a side effect, we need to manage the
1149 * chipselect with the FORCE bit ... CS != channel enable.
1152 struct omap2_mcspi
*mcspi
;
1153 struct omap2_mcspi_dma
*mcspi_dma
;
1154 struct omap2_mcspi_cs
*cs
;
1155 struct omap2_mcspi_device_config
*cd
;
1156 int par_override
= 0;
1160 mcspi
= spi_master_get_devdata(master
);
1161 mcspi_dma
= mcspi
->dma_channels
+ spi
->chip_select
;
1162 cs
= spi
->controller_state
;
1163 cd
= spi
->controller_data
;
1166 * The slave driver could have changed spi->mode in which case
1167 * it will be different from cs->mode (the current hardware setup).
1168 * If so, set par_override (even though its not a parity issue) so
1169 * omap2_mcspi_setup_transfer will be called to configure the hardware
1170 * with the correct mode on the first iteration of the loop below.
1172 if (spi
->mode
!= cs
->mode
)
1175 omap2_mcspi_set_enable(spi
, 0);
1177 if (gpio_is_valid(spi
->cs_gpio
))
1178 omap2_mcspi_set_cs(spi
, spi
->mode
& SPI_CS_HIGH
);
1181 (t
->speed_hz
!= spi
->max_speed_hz
) ||
1182 (t
->bits_per_word
!= spi
->bits_per_word
)) {
1184 status
= omap2_mcspi_setup_transfer(spi
, t
);
1187 if (t
->speed_hz
== spi
->max_speed_hz
&&
1188 t
->bits_per_word
== spi
->bits_per_word
)
1191 if (cd
&& cd
->cs_per_word
) {
1192 chconf
= mcspi
->ctx
.modulctrl
;
1193 chconf
&= ~OMAP2_MCSPI_MODULCTRL_SINGLE
;
1194 mcspi_write_reg(master
, OMAP2_MCSPI_MODULCTRL
, chconf
);
1195 mcspi
->ctx
.modulctrl
=
1196 mcspi_read_cs_reg(spi
, OMAP2_MCSPI_MODULCTRL
);
1199 chconf
= mcspi_cached_chconf0(spi
);
1200 chconf
&= ~OMAP2_MCSPI_CHCONF_TRM_MASK
;
1201 chconf
&= ~OMAP2_MCSPI_CHCONF_TURBO
;
1203 if (t
->tx_buf
== NULL
)
1204 chconf
|= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY
;
1205 else if (t
->rx_buf
== NULL
)
1206 chconf
|= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY
;
1208 if (cd
&& cd
->turbo_mode
&& t
->tx_buf
== NULL
) {
1209 /* Turbo mode is for more than one word */
1210 if (t
->len
> ((cs
->word_len
+ 7) >> 3))
1211 chconf
|= OMAP2_MCSPI_CHCONF_TURBO
;
1214 mcspi_write_chconf0(spi
, chconf
);
1219 if ((mcspi_dma
->dma_rx
&& mcspi_dma
->dma_tx
) &&
1220 master
->cur_msg_mapped
&&
1221 master
->can_dma(master
, spi
, t
))
1222 omap2_mcspi_set_fifo(spi
, t
, 1);
1224 omap2_mcspi_set_enable(spi
, 1);
1226 /* RX_ONLY mode needs dummy data in TX reg */
1227 if (t
->tx_buf
== NULL
)
1228 writel_relaxed(0, cs
->base
1231 if ((mcspi_dma
->dma_rx
&& mcspi_dma
->dma_tx
) &&
1232 master
->cur_msg_mapped
&&
1233 master
->can_dma(master
, spi
, t
))
1234 count
= omap2_mcspi_txrx_dma(spi
, t
);
1236 count
= omap2_mcspi_txrx_pio(spi
, t
);
1238 if (count
!= t
->len
) {
1244 omap2_mcspi_set_enable(spi
, 0);
1246 if (mcspi
->fifo_depth
> 0)
1247 omap2_mcspi_set_fifo(spi
, t
, 0);
1250 /* Restore defaults if they were overriden */
1253 status
= omap2_mcspi_setup_transfer(spi
, NULL
);
1256 if (cd
&& cd
->cs_per_word
) {
1257 chconf
= mcspi
->ctx
.modulctrl
;
1258 chconf
|= OMAP2_MCSPI_MODULCTRL_SINGLE
;
1259 mcspi_write_reg(master
, OMAP2_MCSPI_MODULCTRL
, chconf
);
1260 mcspi
->ctx
.modulctrl
=
1261 mcspi_read_cs_reg(spi
, OMAP2_MCSPI_MODULCTRL
);
1264 omap2_mcspi_set_enable(spi
, 0);
1266 if (gpio_is_valid(spi
->cs_gpio
))
1267 omap2_mcspi_set_cs(spi
, !(spi
->mode
& SPI_CS_HIGH
));
1269 if (mcspi
->fifo_depth
> 0 && t
)
1270 omap2_mcspi_set_fifo(spi
, t
, 0);
1275 static int omap2_mcspi_prepare_message(struct spi_master
*master
,
1276 struct spi_message
*msg
)
1278 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(master
);
1279 struct omap2_mcspi_regs
*ctx
= &mcspi
->ctx
;
1280 struct omap2_mcspi_cs
*cs
;
1282 /* Only a single channel can have the FORCE bit enabled
1283 * in its chconf0 register.
1284 * Scan all channels and disable them except the current one.
1285 * A FORCE can remain from a last transfer having cs_change enabled
1287 list_for_each_entry(cs
, &ctx
->cs
, node
) {
1288 if (msg
->spi
->controller_state
== cs
)
1291 if ((cs
->chconf0
& OMAP2_MCSPI_CHCONF_FORCE
)) {
1292 cs
->chconf0
&= ~OMAP2_MCSPI_CHCONF_FORCE
;
1293 writel_relaxed(cs
->chconf0
,
1294 cs
->base
+ OMAP2_MCSPI_CHCONF0
);
1295 readl_relaxed(cs
->base
+ OMAP2_MCSPI_CHCONF0
);
1302 static bool omap2_mcspi_can_dma(struct spi_master
*master
,
1303 struct spi_device
*spi
,
1304 struct spi_transfer
*xfer
)
1306 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(spi
->master
);
1307 struct omap2_mcspi_dma
*mcspi_dma
=
1308 &mcspi
->dma_channels
[spi
->chip_select
];
1310 if (!mcspi_dma
->dma_rx
|| !mcspi_dma
->dma_tx
)
1313 if (spi_controller_is_slave(master
))
1316 return (xfer
->len
>= DMA_MIN_BYTES
);
1319 static int omap2_mcspi_controller_setup(struct omap2_mcspi
*mcspi
)
1321 struct spi_master
*master
= mcspi
->master
;
1322 struct omap2_mcspi_regs
*ctx
= &mcspi
->ctx
;
1325 ret
= pm_runtime_get_sync(mcspi
->dev
);
1327 pm_runtime_put_noidle(mcspi
->dev
);
1332 mcspi_write_reg(master
, OMAP2_MCSPI_WAKEUPENABLE
,
1333 OMAP2_MCSPI_WAKEUPENABLE_WKEN
);
1334 ctx
->wakeupenable
= OMAP2_MCSPI_WAKEUPENABLE_WKEN
;
1336 omap2_mcspi_set_mode(master
);
1337 pm_runtime_mark_last_busy(mcspi
->dev
);
1338 pm_runtime_put_autosuspend(mcspi
->dev
);
1343 * When SPI wake up from off-mode, CS is in activate state. If it was in
1344 * inactive state when driver was suspend, then force it to inactive state at
1347 static int omap_mcspi_runtime_resume(struct device
*dev
)
1349 struct spi_master
*master
= dev_get_drvdata(dev
);
1350 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(master
);
1351 struct omap2_mcspi_regs
*ctx
= &mcspi
->ctx
;
1352 struct omap2_mcspi_cs
*cs
;
1354 /* McSPI: context restore */
1355 mcspi_write_reg(master
, OMAP2_MCSPI_MODULCTRL
, ctx
->modulctrl
);
1356 mcspi_write_reg(master
, OMAP2_MCSPI_WAKEUPENABLE
, ctx
->wakeupenable
);
1358 list_for_each_entry(cs
, &ctx
->cs
, node
) {
1360 * We need to toggle CS state for OMAP take this
1361 * change in account.
1363 if ((cs
->chconf0
& OMAP2_MCSPI_CHCONF_FORCE
) == 0) {
1364 cs
->chconf0
|= OMAP2_MCSPI_CHCONF_FORCE
;
1365 writel_relaxed(cs
->chconf0
,
1366 cs
->base
+ OMAP2_MCSPI_CHCONF0
);
1367 cs
->chconf0
&= ~OMAP2_MCSPI_CHCONF_FORCE
;
1368 writel_relaxed(cs
->chconf0
,
1369 cs
->base
+ OMAP2_MCSPI_CHCONF0
);
1371 writel_relaxed(cs
->chconf0
,
1372 cs
->base
+ OMAP2_MCSPI_CHCONF0
);
1379 static struct omap2_mcspi_platform_config omap2_pdata
= {
1383 static struct omap2_mcspi_platform_config omap4_pdata
= {
1384 .regs_offset
= OMAP4_MCSPI_REG_OFFSET
,
1387 static const struct of_device_id omap_mcspi_of_match
[] = {
1389 .compatible
= "ti,omap2-mcspi",
1390 .data
= &omap2_pdata
,
1393 .compatible
= "ti,omap4-mcspi",
1394 .data
= &omap4_pdata
,
1398 MODULE_DEVICE_TABLE(of
, omap_mcspi_of_match
);
1400 static int omap2_mcspi_probe(struct platform_device
*pdev
)
1402 struct spi_master
*master
;
1403 const struct omap2_mcspi_platform_config
*pdata
;
1404 struct omap2_mcspi
*mcspi
;
1407 u32 regs_offset
= 0;
1408 struct device_node
*node
= pdev
->dev
.of_node
;
1409 const struct of_device_id
*match
;
1411 if (of_property_read_bool(node
, "spi-slave"))
1412 master
= spi_alloc_slave(&pdev
->dev
, sizeof(*mcspi
));
1414 master
= spi_alloc_master(&pdev
->dev
, sizeof(*mcspi
));
1418 /* the spi->mode bits understood by this driver: */
1419 master
->mode_bits
= SPI_CPOL
| SPI_CPHA
| SPI_CS_HIGH
;
1420 master
->bits_per_word_mask
= SPI_BPW_RANGE_MASK(4, 32);
1421 master
->setup
= omap2_mcspi_setup
;
1422 master
->auto_runtime_pm
= true;
1423 master
->prepare_message
= omap2_mcspi_prepare_message
;
1424 master
->can_dma
= omap2_mcspi_can_dma
;
1425 master
->transfer_one
= omap2_mcspi_transfer_one
;
1426 master
->set_cs
= omap2_mcspi_set_cs
;
1427 master
->cleanup
= omap2_mcspi_cleanup
;
1428 master
->slave_abort
= omap2_mcspi_slave_abort
;
1429 master
->dev
.of_node
= node
;
1430 master
->max_speed_hz
= OMAP2_MCSPI_MAX_FREQ
;
1431 master
->min_speed_hz
= OMAP2_MCSPI_MAX_FREQ
>> 15;
1433 platform_set_drvdata(pdev
, master
);
1435 mcspi
= spi_master_get_devdata(master
);
1436 mcspi
->master
= master
;
1438 match
= of_match_device(omap_mcspi_of_match
, &pdev
->dev
);
1440 u32 num_cs
= 1; /* default number of chipselect */
1441 pdata
= match
->data
;
1443 of_property_read_u32(node
, "ti,spi-num-cs", &num_cs
);
1444 master
->num_chipselect
= num_cs
;
1445 if (of_get_property(node
, "ti,pindir-d0-out-d1-in", NULL
))
1446 mcspi
->pin_dir
= MCSPI_PINDIR_D0_OUT_D1_IN
;
1448 pdata
= dev_get_platdata(&pdev
->dev
);
1449 master
->num_chipselect
= pdata
->num_cs
;
1450 mcspi
->pin_dir
= pdata
->pin_dir
;
1452 regs_offset
= pdata
->regs_offset
;
1454 r
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1455 mcspi
->base
= devm_ioremap_resource(&pdev
->dev
, r
);
1456 if (IS_ERR(mcspi
->base
)) {
1457 status
= PTR_ERR(mcspi
->base
);
1460 mcspi
->phys
= r
->start
+ regs_offset
;
1461 mcspi
->base
+= regs_offset
;
1463 mcspi
->dev
= &pdev
->dev
;
1465 INIT_LIST_HEAD(&mcspi
->ctx
.cs
);
1467 mcspi
->dma_channels
= devm_kcalloc(&pdev
->dev
, master
->num_chipselect
,
1468 sizeof(struct omap2_mcspi_dma
),
1470 if (mcspi
->dma_channels
== NULL
) {
1475 for (i
= 0; i
< master
->num_chipselect
; i
++) {
1476 sprintf(mcspi
->dma_channels
[i
].dma_rx_ch_name
, "rx%d", i
);
1477 sprintf(mcspi
->dma_channels
[i
].dma_tx_ch_name
, "tx%d", i
);
1480 status
= platform_get_irq(pdev
, 0);
1481 if (status
== -EPROBE_DEFER
)
1484 dev_err(&pdev
->dev
, "no irq resource found\n");
1487 init_completion(&mcspi
->txdone
);
1488 status
= devm_request_irq(&pdev
->dev
, status
,
1489 omap2_mcspi_irq_handler
, 0, pdev
->name
,
1492 dev_err(&pdev
->dev
, "Cannot request IRQ");
1496 pm_runtime_use_autosuspend(&pdev
->dev
);
1497 pm_runtime_set_autosuspend_delay(&pdev
->dev
, SPI_AUTOSUSPEND_TIMEOUT
);
1498 pm_runtime_enable(&pdev
->dev
);
1500 status
= omap2_mcspi_controller_setup(mcspi
);
1504 status
= devm_spi_register_controller(&pdev
->dev
, master
);
1511 pm_runtime_dont_use_autosuspend(&pdev
->dev
);
1512 pm_runtime_put_sync(&pdev
->dev
);
1513 pm_runtime_disable(&pdev
->dev
);
1515 spi_master_put(master
);
1519 static int omap2_mcspi_remove(struct platform_device
*pdev
)
1521 struct spi_master
*master
= platform_get_drvdata(pdev
);
1522 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(master
);
1524 pm_runtime_dont_use_autosuspend(mcspi
->dev
);
1525 pm_runtime_put_sync(mcspi
->dev
);
1526 pm_runtime_disable(&pdev
->dev
);
1531 /* work with hotplug and coldplug */
1532 MODULE_ALIAS("platform:omap2_mcspi");
1534 static int __maybe_unused
omap2_mcspi_suspend(struct device
*dev
)
1536 struct spi_master
*master
= dev_get_drvdata(dev
);
1537 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(master
);
1540 error
= pinctrl_pm_select_sleep_state(dev
);
1542 dev_warn(mcspi
->dev
, "%s: failed to set pins: %i\n",
1545 error
= spi_master_suspend(master
);
1547 dev_warn(mcspi
->dev
, "%s: master suspend failed: %i\n",
1550 return pm_runtime_force_suspend(dev
);
1553 static int __maybe_unused
omap2_mcspi_resume(struct device
*dev
)
1555 struct spi_master
*master
= dev_get_drvdata(dev
);
1556 struct omap2_mcspi
*mcspi
= spi_master_get_devdata(master
);
1559 error
= pinctrl_pm_select_default_state(dev
);
1561 dev_warn(mcspi
->dev
, "%s: failed to set pins: %i\n",
1564 error
= spi_master_resume(master
);
1566 dev_warn(mcspi
->dev
, "%s: master resume failed: %i\n",
1569 return pm_runtime_force_resume(dev
);
1572 static const struct dev_pm_ops omap2_mcspi_pm_ops
= {
1573 SET_SYSTEM_SLEEP_PM_OPS(omap2_mcspi_suspend
,
1575 .runtime_resume
= omap_mcspi_runtime_resume
,
1578 static struct platform_driver omap2_mcspi_driver
= {
1580 .name
= "omap2_mcspi",
1581 .pm
= &omap2_mcspi_pm_ops
,
1582 .of_match_table
= omap_mcspi_of_match
,
1584 .probe
= omap2_mcspi_probe
,
1585 .remove
= omap2_mcspi_remove
,
1588 module_platform_driver(omap2_mcspi_driver
);
1589 MODULE_LICENSE("GPL");