1 // SPDX-License-Identifier: GPL-2.0
2 /* sunsab.c: ASYNC Driver for the SIEMENS SAB82532 DUSCC.
4 * Copyright (C) 1997 Eddie C. Dost (ecd@skynet.be)
5 * Copyright (C) 2002, 2006 David S. Miller (davem@davemloft.net)
7 * Rewrote buffer handling to use CIRC(Circular Buffer) macros.
8 * Maxim Krasnyanskiy <maxk@qualcomm.com>
10 * Fixed to use tty_get_baud_rate, and to allow for arbitrary baud
11 * rates to be programmed into the UART. Also eliminated a lot of
12 * duplicated code in the console setup.
13 * Theodore Ts'o <tytso@mit.edu>, 2001-Oct-12
15 * Ported to new 2.5.x UART layer.
16 * David S. Miller <davem@davemloft.net>
19 #include <linux/module.h>
20 #include <linux/kernel.h>
21 #include <linux/errno.h>
22 #include <linux/tty.h>
23 #include <linux/tty_flip.h>
24 #include <linux/major.h>
25 #include <linux/string.h>
26 #include <linux/ptrace.h>
27 #include <linux/ioport.h>
28 #include <linux/circ_buf.h>
29 #include <linux/serial.h>
30 #include <linux/sysrq.h>
31 #include <linux/console.h>
32 #include <linux/spinlock.h>
33 #include <linux/slab.h>
34 #include <linux/delay.h>
35 #include <linux/init.h>
36 #include <linux/of_device.h>
41 #include <asm/setup.h>
43 #if defined(CONFIG_SERIAL_SUNSAB_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
47 #include <linux/serial_core.h>
48 #include <linux/sunserialcore.h>
52 struct uart_sunsab_port
{
53 struct uart_port port
; /* Generic UART port */
54 union sab82532_async_regs __iomem
*regs
; /* Chip registers */
55 unsigned long irqflags
; /* IRQ state flags */
56 int dsr
; /* Current DSR state */
57 unsigned int cec_timeout
; /* Chip poll timeout... */
58 unsigned int tec_timeout
; /* likewise */
59 unsigned char interrupt_mask0
;/* ISR0 masking */
60 unsigned char interrupt_mask1
;/* ISR1 masking */
61 unsigned char pvr_dtr_bit
; /* Which PVR bit is DTR */
62 unsigned char pvr_dsr_bit
; /* Which PVR bit is DSR */
63 unsigned int gis_shift
;
64 int type
; /* SAB82532 version */
66 /* Setting configuration bits while the transmitter is active
67 * can cause garbage characters to get emitted by the chip.
68 * Therefore, we cache such writes here and do the real register
69 * write the next time the transmitter becomes idle.
71 unsigned int cached_ebrg
;
72 unsigned char cached_mode
;
73 unsigned char cached_pvr
;
74 unsigned char cached_dafo
;
78 * This assumes you have a 29.4912 MHz clock for your UART.
80 #define SAB_BASE_BAUD ( 29491200 / 16 )
82 static char *sab82532_version
[16] = {
83 "V1.0", "V2.0", "V3.2", "V(0x03)",
84 "V(0x04)", "V(0x05)", "V(0x06)", "V(0x07)",
85 "V(0x08)", "V(0x09)", "V(0x0a)", "V(0x0b)",
86 "V(0x0c)", "V(0x0d)", "V(0x0e)", "V(0x0f)"
89 #define SAB82532_MAX_TEC_TIMEOUT 200000 /* 1 character time (at 50 baud) */
90 #define SAB82532_MAX_CEC_TIMEOUT 50000 /* 2.5 TX CLKs (at 50 baud) */
92 #define SAB82532_RECV_FIFO_SIZE 32 /* Standard async fifo sizes */
93 #define SAB82532_XMIT_FIFO_SIZE 32
95 static __inline__
void sunsab_tec_wait(struct uart_sunsab_port
*up
)
97 int timeout
= up
->tec_timeout
;
99 while ((readb(&up
->regs
->r
.star
) & SAB82532_STAR_TEC
) && --timeout
)
103 static __inline__
void sunsab_cec_wait(struct uart_sunsab_port
*up
)
105 int timeout
= up
->cec_timeout
;
107 while ((readb(&up
->regs
->r
.star
) & SAB82532_STAR_CEC
) && --timeout
)
111 static struct tty_port
*
112 receive_chars(struct uart_sunsab_port
*up
,
113 union sab82532_irq_status
*stat
)
115 struct tty_port
*port
= NULL
;
116 unsigned char buf
[32];
117 int saw_console_brk
= 0;
122 if (up
->port
.state
!= NULL
) /* Unopened serial console */
123 port
= &up
->port
.state
->port
;
125 /* Read number of BYTES (Character + Status) available. */
126 if (stat
->sreg
.isr0
& SAB82532_ISR0_RPF
) {
127 count
= SAB82532_RECV_FIFO_SIZE
;
131 if (stat
->sreg
.isr0
& SAB82532_ISR0_TCD
) {
132 count
= readb(&up
->regs
->r
.rbcl
) & (SAB82532_RECV_FIFO_SIZE
- 1);
136 /* Issue a FIFO read command in case we where idle. */
137 if (stat
->sreg
.isr0
& SAB82532_ISR0_TIME
) {
139 writeb(SAB82532_CMDR_RFRD
, &up
->regs
->w
.cmdr
);
143 if (stat
->sreg
.isr0
& SAB82532_ISR0_RFO
)
147 for (i
= 0; i
< count
; i
++)
148 buf
[i
] = readb(&up
->regs
->r
.rfifo
[i
]);
150 /* Issue Receive Message Complete command. */
153 writeb(SAB82532_CMDR_RMC
, &up
->regs
->w
.cmdr
);
156 /* Count may be zero for BRK, so we check for it here */
157 if ((stat
->sreg
.isr1
& SAB82532_ISR1_BRK
) &&
158 (up
->port
.line
== up
->port
.cons
->index
))
162 if (unlikely(stat
->sreg
.isr1
& SAB82532_ISR1_BRK
)) {
163 stat
->sreg
.isr0
&= ~(SAB82532_ISR0_PERR
|
165 up
->port
.icount
.brk
++;
166 uart_handle_break(&up
->port
);
170 for (i
= 0; i
< count
; i
++) {
171 unsigned char ch
= buf
[i
], flag
;
174 up
->port
.icount
.rx
++;
176 if (unlikely(stat
->sreg
.isr0
& (SAB82532_ISR0_PERR
|
178 SAB82532_ISR0_RFO
)) ||
179 unlikely(stat
->sreg
.isr1
& SAB82532_ISR1_BRK
)) {
181 * For statistics only
183 if (stat
->sreg
.isr1
& SAB82532_ISR1_BRK
) {
184 stat
->sreg
.isr0
&= ~(SAB82532_ISR0_PERR
|
186 up
->port
.icount
.brk
++;
188 * We do the SysRQ and SAK checking
189 * here because otherwise the break
190 * may get masked by ignore_status_mask
191 * or read_status_mask.
193 if (uart_handle_break(&up
->port
))
195 } else if (stat
->sreg
.isr0
& SAB82532_ISR0_PERR
)
196 up
->port
.icount
.parity
++;
197 else if (stat
->sreg
.isr0
& SAB82532_ISR0_FERR
)
198 up
->port
.icount
.frame
++;
199 if (stat
->sreg
.isr0
& SAB82532_ISR0_RFO
)
200 up
->port
.icount
.overrun
++;
203 * Mask off conditions which should be ingored.
205 stat
->sreg
.isr0
&= (up
->port
.read_status_mask
& 0xff);
206 stat
->sreg
.isr1
&= ((up
->port
.read_status_mask
>> 8) & 0xff);
208 if (stat
->sreg
.isr1
& SAB82532_ISR1_BRK
) {
210 } else if (stat
->sreg
.isr0
& SAB82532_ISR0_PERR
)
212 else if (stat
->sreg
.isr0
& SAB82532_ISR0_FERR
)
216 if (uart_handle_sysrq_char(&up
->port
, ch
) || !port
)
219 if ((stat
->sreg
.isr0
& (up
->port
.ignore_status_mask
& 0xff)) == 0 &&
220 (stat
->sreg
.isr1
& ((up
->port
.ignore_status_mask
>> 8) & 0xff)) == 0)
221 tty_insert_flip_char(port
, ch
, flag
);
222 if (stat
->sreg
.isr0
& SAB82532_ISR0_RFO
)
223 tty_insert_flip_char(port
, 0, TTY_OVERRUN
);
232 static void sunsab_stop_tx(struct uart_port
*);
233 static void sunsab_tx_idle(struct uart_sunsab_port
*);
235 static void transmit_chars(struct uart_sunsab_port
*up
,
236 union sab82532_irq_status
*stat
)
238 struct circ_buf
*xmit
= &up
->port
.state
->xmit
;
241 if (stat
->sreg
.isr1
& SAB82532_ISR1_ALLS
) {
242 up
->interrupt_mask1
|= SAB82532_IMR1_ALLS
;
243 writeb(up
->interrupt_mask1
, &up
->regs
->w
.imr1
);
244 set_bit(SAB82532_ALLS
, &up
->irqflags
);
247 #if 0 /* bde@nwlink.com says this check causes problems */
248 if (!(stat
->sreg
.isr1
& SAB82532_ISR1_XPR
))
252 if (!(readb(&up
->regs
->r
.star
) & SAB82532_STAR_XFW
))
255 set_bit(SAB82532_XPR
, &up
->irqflags
);
258 if (uart_circ_empty(xmit
) || uart_tx_stopped(&up
->port
)) {
259 up
->interrupt_mask1
|= SAB82532_IMR1_XPR
;
260 writeb(up
->interrupt_mask1
, &up
->regs
->w
.imr1
);
264 up
->interrupt_mask1
&= ~(SAB82532_IMR1_ALLS
|SAB82532_IMR1_XPR
);
265 writeb(up
->interrupt_mask1
, &up
->regs
->w
.imr1
);
266 clear_bit(SAB82532_ALLS
, &up
->irqflags
);
268 /* Stuff 32 bytes into Transmit FIFO. */
269 clear_bit(SAB82532_XPR
, &up
->irqflags
);
270 for (i
= 0; i
< up
->port
.fifosize
; i
++) {
271 writeb(xmit
->buf
[xmit
->tail
],
272 &up
->regs
->w
.xfifo
[i
]);
273 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
274 up
->port
.icount
.tx
++;
275 if (uart_circ_empty(xmit
))
279 /* Issue a Transmit Frame command. */
281 writeb(SAB82532_CMDR_XF
, &up
->regs
->w
.cmdr
);
283 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
284 uart_write_wakeup(&up
->port
);
286 if (uart_circ_empty(xmit
))
287 sunsab_stop_tx(&up
->port
);
290 static void check_status(struct uart_sunsab_port
*up
,
291 union sab82532_irq_status
*stat
)
293 if (stat
->sreg
.isr0
& SAB82532_ISR0_CDSC
)
294 uart_handle_dcd_change(&up
->port
,
295 !(readb(&up
->regs
->r
.vstr
) & SAB82532_VSTR_CD
));
297 if (stat
->sreg
.isr1
& SAB82532_ISR1_CSC
)
298 uart_handle_cts_change(&up
->port
,
299 (readb(&up
->regs
->r
.star
) & SAB82532_STAR_CTS
));
301 if ((readb(&up
->regs
->r
.pvr
) & up
->pvr_dsr_bit
) ^ up
->dsr
) {
302 up
->dsr
= (readb(&up
->regs
->r
.pvr
) & up
->pvr_dsr_bit
) ? 0 : 1;
303 up
->port
.icount
.dsr
++;
306 wake_up_interruptible(&up
->port
.state
->port
.delta_msr_wait
);
309 static irqreturn_t
sunsab_interrupt(int irq
, void *dev_id
)
311 struct uart_sunsab_port
*up
= dev_id
;
312 struct tty_port
*port
= NULL
;
313 union sab82532_irq_status status
;
317 spin_lock_irqsave(&up
->port
.lock
, flags
);
320 gis
= readb(&up
->regs
->r
.gis
) >> up
->gis_shift
;
322 status
.sreg
.isr0
= readb(&up
->regs
->r
.isr0
);
324 status
.sreg
.isr1
= readb(&up
->regs
->r
.isr1
);
327 if ((status
.sreg
.isr0
& (SAB82532_ISR0_TCD
| SAB82532_ISR0_TIME
|
328 SAB82532_ISR0_RFO
| SAB82532_ISR0_RPF
)) ||
329 (status
.sreg
.isr1
& SAB82532_ISR1_BRK
))
330 port
= receive_chars(up
, &status
);
331 if ((status
.sreg
.isr0
& SAB82532_ISR0_CDSC
) ||
332 (status
.sreg
.isr1
& SAB82532_ISR1_CSC
))
333 check_status(up
, &status
);
334 if (status
.sreg
.isr1
& (SAB82532_ISR1_ALLS
| SAB82532_ISR1_XPR
))
335 transmit_chars(up
, &status
);
338 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
341 tty_flip_buffer_push(port
);
346 /* port->lock is not held. */
347 static unsigned int sunsab_tx_empty(struct uart_port
*port
)
349 struct uart_sunsab_port
*up
=
350 container_of(port
, struct uart_sunsab_port
, port
);
353 /* Do not need a lock for a state test like this. */
354 if (test_bit(SAB82532_ALLS
, &up
->irqflags
))
362 /* port->lock held by caller. */
363 static void sunsab_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
365 struct uart_sunsab_port
*up
=
366 container_of(port
, struct uart_sunsab_port
, port
);
368 if (mctrl
& TIOCM_RTS
) {
369 up
->cached_mode
&= ~SAB82532_MODE_FRTS
;
370 up
->cached_mode
|= SAB82532_MODE_RTS
;
372 up
->cached_mode
|= (SAB82532_MODE_FRTS
|
375 if (mctrl
& TIOCM_DTR
) {
376 up
->cached_pvr
&= ~(up
->pvr_dtr_bit
);
378 up
->cached_pvr
|= up
->pvr_dtr_bit
;
381 set_bit(SAB82532_REGS_PENDING
, &up
->irqflags
);
382 if (test_bit(SAB82532_XPR
, &up
->irqflags
))
386 /* port->lock is held by caller and interrupts are disabled. */
387 static unsigned int sunsab_get_mctrl(struct uart_port
*port
)
389 struct uart_sunsab_port
*up
=
390 container_of(port
, struct uart_sunsab_port
, port
);
396 val
= readb(&up
->regs
->r
.pvr
);
397 result
|= (val
& up
->pvr_dsr_bit
) ? 0 : TIOCM_DSR
;
399 val
= readb(&up
->regs
->r
.vstr
);
400 result
|= (val
& SAB82532_VSTR_CD
) ? 0 : TIOCM_CAR
;
402 val
= readb(&up
->regs
->r
.star
);
403 result
|= (val
& SAB82532_STAR_CTS
) ? TIOCM_CTS
: 0;
408 /* port->lock held by caller. */
409 static void sunsab_stop_tx(struct uart_port
*port
)
411 struct uart_sunsab_port
*up
=
412 container_of(port
, struct uart_sunsab_port
, port
);
414 up
->interrupt_mask1
|= SAB82532_IMR1_XPR
;
415 writeb(up
->interrupt_mask1
, &up
->regs
->w
.imr1
);
418 /* port->lock held by caller. */
419 static void sunsab_tx_idle(struct uart_sunsab_port
*up
)
421 if (test_bit(SAB82532_REGS_PENDING
, &up
->irqflags
)) {
424 clear_bit(SAB82532_REGS_PENDING
, &up
->irqflags
);
425 writeb(up
->cached_mode
, &up
->regs
->rw
.mode
);
426 writeb(up
->cached_pvr
, &up
->regs
->rw
.pvr
);
427 writeb(up
->cached_dafo
, &up
->regs
->w
.dafo
);
429 writeb(up
->cached_ebrg
& 0xff, &up
->regs
->w
.bgr
);
430 tmp
= readb(&up
->regs
->rw
.ccr2
);
432 tmp
|= (up
->cached_ebrg
>> 2) & 0xc0;
433 writeb(tmp
, &up
->regs
->rw
.ccr2
);
437 /* port->lock held by caller. */
438 static void sunsab_start_tx(struct uart_port
*port
)
440 struct uart_sunsab_port
*up
=
441 container_of(port
, struct uart_sunsab_port
, port
);
442 struct circ_buf
*xmit
= &up
->port
.state
->xmit
;
445 if (uart_circ_empty(xmit
) || uart_tx_stopped(port
))
448 up
->interrupt_mask1
&= ~(SAB82532_IMR1_ALLS
|SAB82532_IMR1_XPR
);
449 writeb(up
->interrupt_mask1
, &up
->regs
->w
.imr1
);
451 if (!test_bit(SAB82532_XPR
, &up
->irqflags
))
454 clear_bit(SAB82532_ALLS
, &up
->irqflags
);
455 clear_bit(SAB82532_XPR
, &up
->irqflags
);
457 for (i
= 0; i
< up
->port
.fifosize
; i
++) {
458 writeb(xmit
->buf
[xmit
->tail
],
459 &up
->regs
->w
.xfifo
[i
]);
460 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
461 up
->port
.icount
.tx
++;
462 if (uart_circ_empty(xmit
))
466 /* Issue a Transmit Frame command. */
468 writeb(SAB82532_CMDR_XF
, &up
->regs
->w
.cmdr
);
471 /* port->lock is not held. */
472 static void sunsab_send_xchar(struct uart_port
*port
, char ch
)
474 struct uart_sunsab_port
*up
=
475 container_of(port
, struct uart_sunsab_port
, port
);
478 if (ch
== __DISABLED_CHAR
)
481 spin_lock_irqsave(&up
->port
.lock
, flags
);
484 writeb(ch
, &up
->regs
->w
.tic
);
486 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
489 /* port->lock held by caller. */
490 static void sunsab_stop_rx(struct uart_port
*port
)
492 struct uart_sunsab_port
*up
=
493 container_of(port
, struct uart_sunsab_port
, port
);
495 up
->interrupt_mask0
|= SAB82532_IMR0_TCD
;
496 writeb(up
->interrupt_mask1
, &up
->regs
->w
.imr0
);
499 /* port->lock is not held. */
500 static void sunsab_break_ctl(struct uart_port
*port
, int break_state
)
502 struct uart_sunsab_port
*up
=
503 container_of(port
, struct uart_sunsab_port
, port
);
507 spin_lock_irqsave(&up
->port
.lock
, flags
);
509 val
= up
->cached_dafo
;
511 val
|= SAB82532_DAFO_XBRK
;
513 val
&= ~SAB82532_DAFO_XBRK
;
514 up
->cached_dafo
= val
;
516 set_bit(SAB82532_REGS_PENDING
, &up
->irqflags
);
517 if (test_bit(SAB82532_XPR
, &up
->irqflags
))
520 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
523 /* port->lock is not held. */
524 static int sunsab_startup(struct uart_port
*port
)
526 struct uart_sunsab_port
*up
=
527 container_of(port
, struct uart_sunsab_port
, port
);
530 int err
= request_irq(up
->port
.irq
, sunsab_interrupt
,
531 IRQF_SHARED
, "sab", up
);
535 spin_lock_irqsave(&up
->port
.lock
, flags
);
538 * Wait for any commands or immediate characters
544 * Clear the FIFO buffers.
546 writeb(SAB82532_CMDR_RRES
, &up
->regs
->w
.cmdr
);
548 writeb(SAB82532_CMDR_XRES
, &up
->regs
->w
.cmdr
);
551 * Clear the interrupt registers.
553 (void) readb(&up
->regs
->r
.isr0
);
554 (void) readb(&up
->regs
->r
.isr1
);
557 * Now, initialize the UART
559 writeb(0, &up
->regs
->w
.ccr0
); /* power-down */
560 writeb(SAB82532_CCR0_MCE
| SAB82532_CCR0_SC_NRZ
|
561 SAB82532_CCR0_SM_ASYNC
, &up
->regs
->w
.ccr0
);
562 writeb(SAB82532_CCR1_ODS
| SAB82532_CCR1_BCR
| 7, &up
->regs
->w
.ccr1
);
563 writeb(SAB82532_CCR2_BDF
| SAB82532_CCR2_SSEL
|
564 SAB82532_CCR2_TOE
, &up
->regs
->w
.ccr2
);
565 writeb(0, &up
->regs
->w
.ccr3
);
566 writeb(SAB82532_CCR4_MCK4
| SAB82532_CCR4_EBRG
, &up
->regs
->w
.ccr4
);
567 up
->cached_mode
= (SAB82532_MODE_RTS
| SAB82532_MODE_FCTS
|
569 writeb(up
->cached_mode
, &up
->regs
->w
.mode
);
570 writeb(SAB82532_RFC_DPS
|SAB82532_RFC_RFTH_32
, &up
->regs
->w
.rfc
);
572 tmp
= readb(&up
->regs
->rw
.ccr0
);
573 tmp
|= SAB82532_CCR0_PU
; /* power-up */
574 writeb(tmp
, &up
->regs
->rw
.ccr0
);
577 * Finally, enable interrupts
579 up
->interrupt_mask0
= (SAB82532_IMR0_PERR
| SAB82532_IMR0_FERR
|
581 writeb(up
->interrupt_mask0
, &up
->regs
->w
.imr0
);
582 up
->interrupt_mask1
= (SAB82532_IMR1_BRKT
| SAB82532_IMR1_ALLS
|
583 SAB82532_IMR1_XOFF
| SAB82532_IMR1_TIN
|
584 SAB82532_IMR1_CSC
| SAB82532_IMR1_XON
|
586 writeb(up
->interrupt_mask1
, &up
->regs
->w
.imr1
);
587 set_bit(SAB82532_ALLS
, &up
->irqflags
);
588 set_bit(SAB82532_XPR
, &up
->irqflags
);
590 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
595 /* port->lock is not held. */
596 static void sunsab_shutdown(struct uart_port
*port
)
598 struct uart_sunsab_port
*up
=
599 container_of(port
, struct uart_sunsab_port
, port
);
602 spin_lock_irqsave(&up
->port
.lock
, flags
);
604 /* Disable Interrupts */
605 up
->interrupt_mask0
= 0xff;
606 writeb(up
->interrupt_mask0
, &up
->regs
->w
.imr0
);
607 up
->interrupt_mask1
= 0xff;
608 writeb(up
->interrupt_mask1
, &up
->regs
->w
.imr1
);
610 /* Disable break condition */
611 up
->cached_dafo
= readb(&up
->regs
->rw
.dafo
);
612 up
->cached_dafo
&= ~SAB82532_DAFO_XBRK
;
613 writeb(up
->cached_dafo
, &up
->regs
->rw
.dafo
);
615 /* Disable Receiver */
616 up
->cached_mode
&= ~SAB82532_MODE_RAC
;
617 writeb(up
->cached_mode
, &up
->regs
->rw
.mode
);
622 * If the chip is powered down here the system hangs/crashes during
623 * reboot or shutdown. This needs to be investigated further,
624 * similar behaviour occurs in 2.4 when the driver is configured
625 * as a module only. One hint may be that data is sometimes
626 * transmitted at 9600 baud during shutdown (regardless of the
627 * speed the chip was configured for when the port was open).
631 tmp
= readb(&up
->regs
->rw
.ccr0
);
632 tmp
&= ~SAB82532_CCR0_PU
;
633 writeb(tmp
, &up
->regs
->rw
.ccr0
);
636 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
637 free_irq(up
->port
.irq
, up
);
641 * This is used to figure out the divisor speeds.
643 * The formula is: Baud = SAB_BASE_BAUD / ((N + 1) * (1 << M)),
645 * with 0 <= N < 64 and 0 <= M < 16
648 static void calc_ebrg(int baud
, int *n_ret
, int *m_ret
)
659 * We scale numbers by 10 so that we get better accuracy
660 * without having to use floating point. Here we increment m
661 * until n is within the valid range.
663 n
= (SAB_BASE_BAUD
* 10) / baud
;
671 * We try very hard to avoid speeds with M == 0 since they may
672 * not work correctly for XTAL frequences above 10 MHz.
674 if ((m
== 0) && ((n
& 1) == 0)) {
682 /* Internal routine, port->lock is held and local interrupts are disabled. */
683 static void sunsab_convert_to_sab(struct uart_sunsab_port
*up
, unsigned int cflag
,
684 unsigned int iflag
, unsigned int baud
,
690 /* Byte size and parity */
691 switch (cflag
& CSIZE
) {
692 case CS5
: dafo
= SAB82532_DAFO_CHL5
; bits
= 7; break;
693 case CS6
: dafo
= SAB82532_DAFO_CHL6
; bits
= 8; break;
694 case CS7
: dafo
= SAB82532_DAFO_CHL7
; bits
= 9; break;
695 case CS8
: dafo
= SAB82532_DAFO_CHL8
; bits
= 10; break;
696 /* Never happens, but GCC is too dumb to figure it out */
697 default: dafo
= SAB82532_DAFO_CHL5
; bits
= 7; break;
700 if (cflag
& CSTOPB
) {
701 dafo
|= SAB82532_DAFO_STOP
;
705 if (cflag
& PARENB
) {
706 dafo
|= SAB82532_DAFO_PARE
;
710 if (cflag
& PARODD
) {
711 dafo
|= SAB82532_DAFO_PAR_ODD
;
713 dafo
|= SAB82532_DAFO_PAR_EVEN
;
715 up
->cached_dafo
= dafo
;
717 calc_ebrg(baud
, &n
, &m
);
719 up
->cached_ebrg
= n
| (m
<< 6);
721 up
->tec_timeout
= (10 * 1000000) / baud
;
722 up
->cec_timeout
= up
->tec_timeout
>> 2;
724 /* CTS flow control flags */
725 /* We encode read_status_mask and ignore_status_mask like so:
727 * ---------------------
728 * | ... | ISR1 | ISR0 |
729 * ---------------------
733 up
->port
.read_status_mask
= (SAB82532_ISR0_TCD
| SAB82532_ISR0_TIME
|
734 SAB82532_ISR0_RFO
| SAB82532_ISR0_RPF
|
736 up
->port
.read_status_mask
|= (SAB82532_ISR1_CSC
|
738 SAB82532_ISR1_XPR
) << 8;
740 up
->port
.read_status_mask
|= (SAB82532_ISR0_PERR
|
742 if (iflag
& (IGNBRK
| BRKINT
| PARMRK
))
743 up
->port
.read_status_mask
|= (SAB82532_ISR1_BRK
<< 8);
746 * Characteres to ignore
748 up
->port
.ignore_status_mask
= 0;
750 up
->port
.ignore_status_mask
|= (SAB82532_ISR0_PERR
|
752 if (iflag
& IGNBRK
) {
753 up
->port
.ignore_status_mask
|= (SAB82532_ISR1_BRK
<< 8);
755 * If we're ignoring parity and break indicators,
756 * ignore overruns too (for real raw support).
759 up
->port
.ignore_status_mask
|= SAB82532_ISR0_RFO
;
763 * ignore all characters if CREAD is not set
765 if ((cflag
& CREAD
) == 0)
766 up
->port
.ignore_status_mask
|= (SAB82532_ISR0_RPF
|
769 uart_update_timeout(&up
->port
, cflag
,
770 (up
->port
.uartclk
/ (16 * quot
)));
772 /* Now schedule a register update when the chip's
773 * transmitter is idle.
775 up
->cached_mode
|= SAB82532_MODE_RAC
;
776 set_bit(SAB82532_REGS_PENDING
, &up
->irqflags
);
777 if (test_bit(SAB82532_XPR
, &up
->irqflags
))
781 /* port->lock is not held. */
782 static void sunsab_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
783 struct ktermios
*old
)
785 struct uart_sunsab_port
*up
=
786 container_of(port
, struct uart_sunsab_port
, port
);
788 unsigned int baud
= uart_get_baud_rate(port
, termios
, old
, 0, 4000000);
789 unsigned int quot
= uart_get_divisor(port
, baud
);
791 spin_lock_irqsave(&up
->port
.lock
, flags
);
792 sunsab_convert_to_sab(up
, termios
->c_cflag
, termios
->c_iflag
, baud
, quot
);
793 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
796 static const char *sunsab_type(struct uart_port
*port
)
798 struct uart_sunsab_port
*up
= (void *)port
;
801 sprintf(buf
, "SAB82532 %s", sab82532_version
[up
->type
]);
805 static void sunsab_release_port(struct uart_port
*port
)
809 static int sunsab_request_port(struct uart_port
*port
)
814 static void sunsab_config_port(struct uart_port
*port
, int flags
)
818 static int sunsab_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
823 static const struct uart_ops sunsab_pops
= {
824 .tx_empty
= sunsab_tx_empty
,
825 .set_mctrl
= sunsab_set_mctrl
,
826 .get_mctrl
= sunsab_get_mctrl
,
827 .stop_tx
= sunsab_stop_tx
,
828 .start_tx
= sunsab_start_tx
,
829 .send_xchar
= sunsab_send_xchar
,
830 .stop_rx
= sunsab_stop_rx
,
831 .break_ctl
= sunsab_break_ctl
,
832 .startup
= sunsab_startup
,
833 .shutdown
= sunsab_shutdown
,
834 .set_termios
= sunsab_set_termios
,
836 .release_port
= sunsab_release_port
,
837 .request_port
= sunsab_request_port
,
838 .config_port
= sunsab_config_port
,
839 .verify_port
= sunsab_verify_port
,
842 static struct uart_driver sunsab_reg
= {
843 .owner
= THIS_MODULE
,
844 .driver_name
= "sunsab",
849 static struct uart_sunsab_port
*sunsab_ports
;
851 #ifdef CONFIG_SERIAL_SUNSAB_CONSOLE
853 static void sunsab_console_putchar(struct uart_port
*port
, int c
)
855 struct uart_sunsab_port
*up
=
856 container_of(port
, struct uart_sunsab_port
, port
);
859 writeb(c
, &up
->regs
->w
.tic
);
862 static void sunsab_console_write(struct console
*con
, const char *s
, unsigned n
)
864 struct uart_sunsab_port
*up
= &sunsab_ports
[con
->index
];
868 if (up
->port
.sysrq
|| oops_in_progress
)
869 locked
= spin_trylock_irqsave(&up
->port
.lock
, flags
);
871 spin_lock_irqsave(&up
->port
.lock
, flags
);
873 uart_console_write(&up
->port
, s
, n
, sunsab_console_putchar
);
877 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
880 static int sunsab_console_setup(struct console
*con
, char *options
)
882 struct uart_sunsab_port
*up
= &sunsab_ports
[con
->index
];
884 unsigned int baud
, quot
;
887 * The console framework calls us for each and every port
888 * registered. Defer the console setup until the requested
889 * port has been properly discovered. A bit of a hack,
892 if (up
->port
.type
!= PORT_SUNSAB
)
895 printk("Console: ttyS%d (SAB82532)\n",
896 (sunsab_reg
.minor
- 64) + con
->index
);
898 sunserial_console_termios(con
, up
->port
.dev
->of_node
);
900 switch (con
->cflag
& CBAUD
) {
901 case B150
: baud
= 150; break;
902 case B300
: baud
= 300; break;
903 case B600
: baud
= 600; break;
904 case B1200
: baud
= 1200; break;
905 case B2400
: baud
= 2400; break;
906 case B4800
: baud
= 4800; break;
907 default: case B9600
: baud
= 9600; break;
908 case B19200
: baud
= 19200; break;
909 case B38400
: baud
= 38400; break;
910 case B57600
: baud
= 57600; break;
911 case B115200
: baud
= 115200; break;
912 case B230400
: baud
= 230400; break;
913 case B460800
: baud
= 460800; break;
919 spin_lock_init(&up
->port
.lock
);
922 * Initialize the hardware
924 sunsab_startup(&up
->port
);
926 spin_lock_irqsave(&up
->port
.lock
, flags
);
929 * Finally, enable interrupts
931 up
->interrupt_mask0
= SAB82532_IMR0_PERR
| SAB82532_IMR0_FERR
|
932 SAB82532_IMR0_PLLA
| SAB82532_IMR0_CDSC
;
933 writeb(up
->interrupt_mask0
, &up
->regs
->w
.imr0
);
934 up
->interrupt_mask1
= SAB82532_IMR1_BRKT
| SAB82532_IMR1_ALLS
|
935 SAB82532_IMR1_XOFF
| SAB82532_IMR1_TIN
|
936 SAB82532_IMR1_CSC
| SAB82532_IMR1_XON
|
938 writeb(up
->interrupt_mask1
, &up
->regs
->w
.imr1
);
940 quot
= uart_get_divisor(&up
->port
, baud
);
941 sunsab_convert_to_sab(up
, con
->cflag
, 0, baud
, quot
);
942 sunsab_set_mctrl(&up
->port
, TIOCM_DTR
| TIOCM_RTS
);
944 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
949 static struct console sunsab_console
= {
951 .write
= sunsab_console_write
,
952 .device
= uart_console_device
,
953 .setup
= sunsab_console_setup
,
954 .flags
= CON_PRINTBUFFER
,
959 static inline struct console
*SUNSAB_CONSOLE(void)
961 return &sunsab_console
;
964 #define SUNSAB_CONSOLE() (NULL)
965 #define sunsab_console_init() do { } while (0)
968 static int sunsab_init_one(struct uart_sunsab_port
*up
,
969 struct platform_device
*op
,
970 unsigned long offset
,
973 up
->port
.line
= line
;
974 up
->port
.dev
= &op
->dev
;
976 up
->port
.mapbase
= op
->resource
[0].start
+ offset
;
977 up
->port
.membase
= of_ioremap(&op
->resource
[0], offset
,
978 sizeof(union sab82532_async_regs
),
980 if (!up
->port
.membase
)
982 up
->regs
= (union sab82532_async_regs __iomem
*) up
->port
.membase
;
984 up
->port
.irq
= op
->archdata
.irqs
[0];
986 up
->port
.fifosize
= SAB82532_XMIT_FIFO_SIZE
;
987 up
->port
.iotype
= UPIO_MEM
;
989 writeb(SAB82532_IPC_IC_ACT_LOW
, &up
->regs
->w
.ipc
);
991 up
->port
.ops
= &sunsab_pops
;
992 up
->port
.type
= PORT_SUNSAB
;
993 up
->port
.uartclk
= SAB_BASE_BAUD
;
995 up
->type
= readb(&up
->regs
->r
.vstr
) & 0x0f;
996 writeb(~((1 << 1) | (1 << 2) | (1 << 4)), &up
->regs
->w
.pcr
);
997 writeb(0xff, &up
->regs
->w
.pim
);
998 if ((up
->port
.line
& 0x1) == 0) {
999 up
->pvr_dsr_bit
= (1 << 0);
1000 up
->pvr_dtr_bit
= (1 << 1);
1003 up
->pvr_dsr_bit
= (1 << 3);
1004 up
->pvr_dtr_bit
= (1 << 2);
1007 up
->cached_pvr
= (1 << 1) | (1 << 2) | (1 << 4);
1008 writeb(up
->cached_pvr
, &up
->regs
->w
.pvr
);
1009 up
->cached_mode
= readb(&up
->regs
->rw
.mode
);
1010 up
->cached_mode
|= SAB82532_MODE_FRTS
;
1011 writeb(up
->cached_mode
, &up
->regs
->rw
.mode
);
1012 up
->cached_mode
|= SAB82532_MODE_RTS
;
1013 writeb(up
->cached_mode
, &up
->regs
->rw
.mode
);
1015 up
->tec_timeout
= SAB82532_MAX_TEC_TIMEOUT
;
1016 up
->cec_timeout
= SAB82532_MAX_CEC_TIMEOUT
;
1021 static int sab_probe(struct platform_device
*op
)
1024 struct uart_sunsab_port
*up
;
1027 up
= &sunsab_ports
[inst
* 2];
1029 err
= sunsab_init_one(&up
[0], op
,
1035 err
= sunsab_init_one(&up
[1], op
,
1036 sizeof(union sab82532_async_regs
),
1041 sunserial_console_match(SUNSAB_CONSOLE(), op
->dev
.of_node
,
1042 &sunsab_reg
, up
[0].port
.line
,
1045 sunserial_console_match(SUNSAB_CONSOLE(), op
->dev
.of_node
,
1046 &sunsab_reg
, up
[1].port
.line
,
1049 err
= uart_add_one_port(&sunsab_reg
, &up
[0].port
);
1053 err
= uart_add_one_port(&sunsab_reg
, &up
[1].port
);
1057 platform_set_drvdata(op
, &up
[0]);
1064 uart_remove_one_port(&sunsab_reg
, &up
[0].port
);
1066 of_iounmap(&op
->resource
[0],
1068 sizeof(union sab82532_async_regs
));
1070 of_iounmap(&op
->resource
[0],
1072 sizeof(union sab82532_async_regs
));
1077 static int sab_remove(struct platform_device
*op
)
1079 struct uart_sunsab_port
*up
= platform_get_drvdata(op
);
1081 uart_remove_one_port(&sunsab_reg
, &up
[1].port
);
1082 uart_remove_one_port(&sunsab_reg
, &up
[0].port
);
1083 of_iounmap(&op
->resource
[0],
1085 sizeof(union sab82532_async_regs
));
1086 of_iounmap(&op
->resource
[0],
1088 sizeof(union sab82532_async_regs
));
1093 static const struct of_device_id sab_match
[] = {
1099 .compatible
= "sab82532",
1103 MODULE_DEVICE_TABLE(of
, sab_match
);
1105 static struct platform_driver sab_driver
= {
1108 .of_match_table
= sab_match
,
1111 .remove
= sab_remove
,
1114 static int __init
sunsab_init(void)
1116 struct device_node
*dp
;
1118 int num_channels
= 0;
1120 for_each_node_by_name(dp
, "se")
1122 for_each_node_by_name(dp
, "serial") {
1123 if (of_device_is_compatible(dp
, "sab82532"))
1128 sunsab_ports
= kcalloc(num_channels
,
1129 sizeof(struct uart_sunsab_port
),
1134 err
= sunserial_register_minors(&sunsab_reg
, num_channels
);
1136 kfree(sunsab_ports
);
1137 sunsab_ports
= NULL
;
1143 return platform_driver_register(&sab_driver
);
1146 static void __exit
sunsab_exit(void)
1148 platform_driver_unregister(&sab_driver
);
1149 if (sunsab_reg
.nr
) {
1150 sunserial_unregister_minors(&sunsab_reg
, sunsab_reg
.nr
);
1153 kfree(sunsab_ports
);
1154 sunsab_ports
= NULL
;
1157 module_init(sunsab_init
);
1158 module_exit(sunsab_exit
);
1160 MODULE_AUTHOR("Eddie C. Dost and David S. Miller");
1161 MODULE_DESCRIPTION("Sun SAB82532 serial port driver");
1162 MODULE_LICENSE("GPL");