1 // SPDX-License-Identifier: GPL-2.0
2 /* sunzilog.c: Zilog serial driver for Sparc systems.
4 * Driver for Zilog serial chips found on Sun workstations and
5 * servers. This driver could actually be made more generic.
7 * This is based on the old drivers/sbus/char/zs.c code. A lot
8 * of code has been simply moved over directly from there but
9 * much has been rewritten. Credits therefore go out to Eddie
10 * C. Dost, Pete Zaitcev, Ted Ts'o and Alex Buell for their
13 * Copyright (C) 2002, 2006, 2007 David S. Miller (davem@davemloft.net)
16 #include <linux/module.h>
17 #include <linux/kernel.h>
18 #include <linux/errno.h>
19 #include <linux/delay.h>
20 #include <linux/tty.h>
21 #include <linux/tty_flip.h>
22 #include <linux/major.h>
23 #include <linux/string.h>
24 #include <linux/ptrace.h>
25 #include <linux/ioport.h>
26 #include <linux/slab.h>
27 #include <linux/circ_buf.h>
28 #include <linux/serial.h>
29 #include <linux/sysrq.h>
30 #include <linux/console.h>
31 #include <linux/spinlock.h>
33 #include <linux/serio.h>
35 #include <linux/init.h>
36 #include <linux/of_device.h>
41 #include <asm/setup.h>
43 #if defined(CONFIG_SERIAL_SUNZILOG_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
47 #include <linux/serial_core.h>
48 #include <linux/sunserialcore.h>
52 /* On 32-bit sparcs we need to delay after register accesses
53 * to accommodate sun4 systems, but we do not need to flush writes.
54 * On 64-bit sparc we only need to flush single writes to ensure
57 #ifndef CONFIG_SPARC64
58 #define ZSDELAY() udelay(5)
59 #define ZSDELAY_LONG() udelay(20)
60 #define ZS_WSYNC(channel) do { } while (0)
63 #define ZSDELAY_LONG()
64 #define ZS_WSYNC(__channel) \
65 readb(&((__channel)->control))
68 #define ZS_CLOCK 4915200 /* Zilog input clock rate. */
69 #define ZS_CLOCK_DIVISOR 16 /* Divisor this driver uses. */
72 * We wrap our port structure around the generic uart_port.
74 struct uart_sunzilog_port
{
75 struct uart_port port
;
77 /* IRQ servicing chain. */
78 struct uart_sunzilog_port
*next
;
80 /* Current values of Zilog write registers. */
81 unsigned char curregs
[NUM_ZSREGS
];
84 #define SUNZILOG_FLAG_CONS_KEYB 0x00000001
85 #define SUNZILOG_FLAG_CONS_MOUSE 0x00000002
86 #define SUNZILOG_FLAG_IS_CONS 0x00000004
87 #define SUNZILOG_FLAG_IS_KGDB 0x00000008
88 #define SUNZILOG_FLAG_MODEM_STATUS 0x00000010
89 #define SUNZILOG_FLAG_IS_CHANNEL_A 0x00000020
90 #define SUNZILOG_FLAG_REGS_HELD 0x00000040
91 #define SUNZILOG_FLAG_TX_STOPPED 0x00000080
92 #define SUNZILOG_FLAG_TX_ACTIVE 0x00000100
93 #define SUNZILOG_FLAG_ESCC 0x00000200
94 #define SUNZILOG_FLAG_ISR_HANDLER 0x00000400
98 unsigned char parity_mask
;
99 unsigned char prev_status
;
107 static void sunzilog_putchar(struct uart_port
*port
, int ch
);
109 #define ZILOG_CHANNEL_FROM_PORT(PORT) ((struct zilog_channel __iomem *)((PORT)->membase))
110 #define UART_ZILOG(PORT) ((struct uart_sunzilog_port *)(PORT))
112 #define ZS_IS_KEYB(UP) ((UP)->flags & SUNZILOG_FLAG_CONS_KEYB)
113 #define ZS_IS_MOUSE(UP) ((UP)->flags & SUNZILOG_FLAG_CONS_MOUSE)
114 #define ZS_IS_CONS(UP) ((UP)->flags & SUNZILOG_FLAG_IS_CONS)
115 #define ZS_IS_KGDB(UP) ((UP)->flags & SUNZILOG_FLAG_IS_KGDB)
116 #define ZS_WANTS_MODEM_STATUS(UP) ((UP)->flags & SUNZILOG_FLAG_MODEM_STATUS)
117 #define ZS_IS_CHANNEL_A(UP) ((UP)->flags & SUNZILOG_FLAG_IS_CHANNEL_A)
118 #define ZS_REGS_HELD(UP) ((UP)->flags & SUNZILOG_FLAG_REGS_HELD)
119 #define ZS_TX_STOPPED(UP) ((UP)->flags & SUNZILOG_FLAG_TX_STOPPED)
120 #define ZS_TX_ACTIVE(UP) ((UP)->flags & SUNZILOG_FLAG_TX_ACTIVE)
122 /* Reading and writing Zilog8530 registers. The delays are to make this
123 * driver work on the Sun4 which needs a settling delay after each chip
124 * register access, other machines handle this in hardware via auxiliary
125 * flip-flops which implement the settle time we do in software.
127 * The port lock must be held and local IRQs must be disabled
128 * when {read,write}_zsreg is invoked.
130 static unsigned char read_zsreg(struct zilog_channel __iomem
*channel
,
133 unsigned char retval
;
135 writeb(reg
, &channel
->control
);
137 retval
= readb(&channel
->control
);
143 static void write_zsreg(struct zilog_channel __iomem
*channel
,
144 unsigned char reg
, unsigned char value
)
146 writeb(reg
, &channel
->control
);
148 writeb(value
, &channel
->control
);
152 static void sunzilog_clear_fifo(struct zilog_channel __iomem
*channel
)
156 for (i
= 0; i
< 32; i
++) {
157 unsigned char regval
;
159 regval
= readb(&channel
->control
);
161 if (regval
& Rx_CH_AV
)
164 regval
= read_zsreg(channel
, R1
);
165 readb(&channel
->data
);
168 if (regval
& (PAR_ERR
| Rx_OVR
| CRC_ERR
)) {
169 writeb(ERR_RES
, &channel
->control
);
176 /* This function must only be called when the TX is not busy. The UART
177 * port lock must be held and local interrupts disabled.
179 static int __load_zsregs(struct zilog_channel __iomem
*channel
, unsigned char *regs
)
185 /* Let pending transmits finish. */
186 for (i
= 0; i
< 1000; i
++) {
187 unsigned char stat
= read_zsreg(channel
, R1
);
193 writeb(ERR_RES
, &channel
->control
);
197 sunzilog_clear_fifo(channel
);
199 /* Disable all interrupts. */
200 write_zsreg(channel
, R1
,
201 regs
[R1
] & ~(RxINT_MASK
| TxINT_ENAB
| EXT_INT_ENAB
));
203 /* Set parity, sync config, stop bits, and clock divisor. */
204 write_zsreg(channel
, R4
, regs
[R4
]);
206 /* Set misc. TX/RX control bits. */
207 write_zsreg(channel
, R10
, regs
[R10
]);
209 /* Set TX/RX controls sans the enable bits. */
210 write_zsreg(channel
, R3
, regs
[R3
] & ~RxENAB
);
211 write_zsreg(channel
, R5
, regs
[R5
] & ~TxENAB
);
213 /* Synchronous mode config. */
214 write_zsreg(channel
, R6
, regs
[R6
]);
215 write_zsreg(channel
, R7
, regs
[R7
]);
217 /* Don't mess with the interrupt vector (R2, unused by us) and
218 * master interrupt control (R9). We make sure this is setup
219 * properly at probe time then never touch it again.
222 /* Disable baud generator. */
223 write_zsreg(channel
, R14
, regs
[R14
] & ~BRENAB
);
225 /* Clock mode control. */
226 write_zsreg(channel
, R11
, regs
[R11
]);
228 /* Lower and upper byte of baud rate generator divisor. */
229 write_zsreg(channel
, R12
, regs
[R12
]);
230 write_zsreg(channel
, R13
, regs
[R13
]);
232 /* Now rewrite R14, with BRENAB (if set). */
233 write_zsreg(channel
, R14
, regs
[R14
]);
235 /* External status interrupt control. */
236 write_zsreg(channel
, R15
, (regs
[R15
] | WR7pEN
) & ~FIFOEN
);
238 /* ESCC Extension Register */
239 r15
= read_zsreg(channel
, R15
);
241 write_zsreg(channel
, R7
, regs
[R7p
]);
243 /* External status interrupt and FIFO control. */
244 write_zsreg(channel
, R15
, regs
[R15
] & ~WR7pEN
);
247 /* Clear FIFO bit case it is an issue */
248 regs
[R15
] &= ~FIFOEN
;
252 /* Reset external status interrupts. */
253 write_zsreg(channel
, R0
, RES_EXT_INT
); /* First Latch */
254 write_zsreg(channel
, R0
, RES_EXT_INT
); /* Second Latch */
256 /* Rewrite R3/R5, this time without enables masked. */
257 write_zsreg(channel
, R3
, regs
[R3
]);
258 write_zsreg(channel
, R5
, regs
[R5
]);
260 /* Rewrite R1, this time without IRQ enabled masked. */
261 write_zsreg(channel
, R1
, regs
[R1
]);
266 /* Reprogram the Zilog channel HW registers with the copies found in the
267 * software state struct. If the transmitter is busy, we defer this update
268 * until the next TX complete interrupt. Else, we do it right now.
270 * The UART port lock must be held and local interrupts disabled.
272 static void sunzilog_maybe_update_regs(struct uart_sunzilog_port
*up
,
273 struct zilog_channel __iomem
*channel
)
275 if (!ZS_REGS_HELD(up
)) {
276 if (ZS_TX_ACTIVE(up
)) {
277 up
->flags
|= SUNZILOG_FLAG_REGS_HELD
;
279 __load_zsregs(channel
, up
->curregs
);
284 static void sunzilog_change_mouse_baud(struct uart_sunzilog_port
*up
)
286 unsigned int cur_cflag
= up
->cflag
;
290 up
->cflag
|= suncore_mouse_baud_cflag_next(cur_cflag
, &new_baud
);
292 brg
= BPS_TO_BRG(new_baud
, ZS_CLOCK
/ ZS_CLOCK_DIVISOR
);
293 up
->curregs
[R12
] = (brg
& 0xff);
294 up
->curregs
[R13
] = (brg
>> 8) & 0xff;
295 sunzilog_maybe_update_regs(up
, ZILOG_CHANNEL_FROM_PORT(&up
->port
));
298 static void sunzilog_kbdms_receive_chars(struct uart_sunzilog_port
*up
,
299 unsigned char ch
, int is_break
)
301 if (ZS_IS_KEYB(up
)) {
302 /* Stop-A is handled by drivers/char/keyboard.c now. */
305 serio_interrupt(&up
->serio
, ch
, 0);
307 } else if (ZS_IS_MOUSE(up
)) {
308 int ret
= suncore_mouse_baud_detection(ch
, is_break
);
312 sunzilog_change_mouse_baud(up
);
320 serio_interrupt(&up
->serio
, ch
, 0);
327 static struct tty_port
*
328 sunzilog_receive_chars(struct uart_sunzilog_port
*up
,
329 struct zilog_channel __iomem
*channel
)
331 struct tty_port
*port
= NULL
;
332 unsigned char ch
, r1
, flag
;
334 if (up
->port
.state
!= NULL
) /* Unopened serial console */
335 port
= &up
->port
.state
->port
;
339 r1
= read_zsreg(channel
, R1
);
340 if (r1
& (PAR_ERR
| Rx_OVR
| CRC_ERR
)) {
341 writeb(ERR_RES
, &channel
->control
);
346 ch
= readb(&channel
->control
);
349 /* This funny hack depends upon BRK_ABRT not interfering
350 * with the other bits we care about in R1.
355 if (!(ch
& Rx_CH_AV
))
358 ch
= readb(&channel
->data
);
361 ch
&= up
->parity_mask
;
363 if (unlikely(ZS_IS_KEYB(up
)) || unlikely(ZS_IS_MOUSE(up
))) {
364 sunzilog_kbdms_receive_chars(up
, ch
, 0);
368 /* A real serial line, record the character and status. */
370 up
->port
.icount
.rx
++;
371 if (r1
& (BRK_ABRT
| PAR_ERR
| Rx_OVR
| CRC_ERR
)) {
373 r1
&= ~(PAR_ERR
| CRC_ERR
);
374 up
->port
.icount
.brk
++;
375 if (uart_handle_break(&up
->port
))
378 else if (r1
& PAR_ERR
)
379 up
->port
.icount
.parity
++;
380 else if (r1
& CRC_ERR
)
381 up
->port
.icount
.frame
++;
383 up
->port
.icount
.overrun
++;
384 r1
&= up
->port
.read_status_mask
;
387 else if (r1
& PAR_ERR
)
389 else if (r1
& CRC_ERR
)
392 if (uart_handle_sysrq_char(&up
->port
, ch
) || !port
)
395 if (up
->port
.ignore_status_mask
== 0xff ||
396 (r1
& up
->port
.ignore_status_mask
) == 0) {
397 tty_insert_flip_char(port
, ch
, flag
);
400 tty_insert_flip_char(port
, 0, TTY_OVERRUN
);
406 static void sunzilog_status_handle(struct uart_sunzilog_port
*up
,
407 struct zilog_channel __iomem
*channel
)
409 unsigned char status
;
411 status
= readb(&channel
->control
);
414 writeb(RES_EXT_INT
, &channel
->control
);
418 if (status
& BRK_ABRT
) {
420 sunzilog_kbdms_receive_chars(up
, 0, 1);
421 if (ZS_IS_CONS(up
)) {
422 /* Wait for BREAK to deassert to avoid potentially
423 * confusing the PROM.
426 status
= readb(&channel
->control
);
428 if (!(status
& BRK_ABRT
))
436 if (ZS_WANTS_MODEM_STATUS(up
)) {
438 up
->port
.icount
.dsr
++;
440 /* The Zilog just gives us an interrupt when DCD/CTS/etc. change.
441 * But it does not tell us which bit has changed, we have to keep
442 * track of this ourselves.
444 if ((status
^ up
->prev_status
) ^ DCD
)
445 uart_handle_dcd_change(&up
->port
,
447 if ((status
^ up
->prev_status
) ^ CTS
)
448 uart_handle_cts_change(&up
->port
,
451 wake_up_interruptible(&up
->port
.state
->port
.delta_msr_wait
);
454 up
->prev_status
= status
;
457 static void sunzilog_transmit_chars(struct uart_sunzilog_port
*up
,
458 struct zilog_channel __iomem
*channel
)
460 struct circ_buf
*xmit
;
462 if (ZS_IS_CONS(up
)) {
463 unsigned char status
= readb(&channel
->control
);
466 /* TX still busy? Just wait for the next TX done interrupt.
468 * It can occur because of how we do serial console writes. It would
469 * be nice to transmit console writes just like we normally would for
470 * a TTY line. (ie. buffered and TX interrupt driven). That is not
471 * easy because console writes cannot sleep. One solution might be
472 * to poll on enough port->xmit space becoming free. -DaveM
474 if (!(status
& Tx_BUF_EMP
))
478 up
->flags
&= ~SUNZILOG_FLAG_TX_ACTIVE
;
480 if (ZS_REGS_HELD(up
)) {
481 __load_zsregs(channel
, up
->curregs
);
482 up
->flags
&= ~SUNZILOG_FLAG_REGS_HELD
;
485 if (ZS_TX_STOPPED(up
)) {
486 up
->flags
&= ~SUNZILOG_FLAG_TX_STOPPED
;
490 if (up
->port
.x_char
) {
491 up
->flags
|= SUNZILOG_FLAG_TX_ACTIVE
;
492 writeb(up
->port
.x_char
, &channel
->data
);
496 up
->port
.icount
.tx
++;
501 if (up
->port
.state
== NULL
)
503 xmit
= &up
->port
.state
->xmit
;
504 if (uart_circ_empty(xmit
))
507 if (uart_tx_stopped(&up
->port
))
510 up
->flags
|= SUNZILOG_FLAG_TX_ACTIVE
;
511 writeb(xmit
->buf
[xmit
->tail
], &channel
->data
);
515 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
516 up
->port
.icount
.tx
++;
518 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
519 uart_write_wakeup(&up
->port
);
524 writeb(RES_Tx_P
, &channel
->control
);
529 static irqreturn_t
sunzilog_interrupt(int irq
, void *dev_id
)
531 struct uart_sunzilog_port
*up
= dev_id
;
534 struct zilog_channel __iomem
*channel
535 = ZILOG_CHANNEL_FROM_PORT(&up
->port
);
536 struct tty_port
*port
;
539 spin_lock(&up
->port
.lock
);
540 r3
= read_zsreg(channel
, R3
);
544 if (r3
& (CHAEXT
| CHATxIP
| CHARxIP
)) {
545 writeb(RES_H_IUS
, &channel
->control
);
550 port
= sunzilog_receive_chars(up
, channel
);
552 sunzilog_status_handle(up
, channel
);
554 sunzilog_transmit_chars(up
, channel
);
556 spin_unlock(&up
->port
.lock
);
559 tty_flip_buffer_push(port
);
563 channel
= ZILOG_CHANNEL_FROM_PORT(&up
->port
);
565 spin_lock(&up
->port
.lock
);
567 if (r3
& (CHBEXT
| CHBTxIP
| CHBRxIP
)) {
568 writeb(RES_H_IUS
, &channel
->control
);
573 port
= sunzilog_receive_chars(up
, channel
);
575 sunzilog_status_handle(up
, channel
);
577 sunzilog_transmit_chars(up
, channel
);
579 spin_unlock(&up
->port
.lock
);
582 tty_flip_buffer_push(port
);
590 /* A convenient way to quickly get R0 status. The caller must _not_ hold the
591 * port lock, it is acquired here.
593 static __inline__
unsigned char sunzilog_read_channel_status(struct uart_port
*port
)
595 struct zilog_channel __iomem
*channel
;
596 unsigned char status
;
598 channel
= ZILOG_CHANNEL_FROM_PORT(port
);
599 status
= readb(&channel
->control
);
605 /* The port lock is not held. */
606 static unsigned int sunzilog_tx_empty(struct uart_port
*port
)
609 unsigned char status
;
612 spin_lock_irqsave(&port
->lock
, flags
);
614 status
= sunzilog_read_channel_status(port
);
616 spin_unlock_irqrestore(&port
->lock
, flags
);
618 if (status
& Tx_BUF_EMP
)
626 /* The port lock is held and interrupts are disabled. */
627 static unsigned int sunzilog_get_mctrl(struct uart_port
*port
)
629 unsigned char status
;
632 status
= sunzilog_read_channel_status(port
);
645 /* The port lock is held and interrupts are disabled. */
646 static void sunzilog_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
648 struct uart_sunzilog_port
*up
=
649 container_of(port
, struct uart_sunzilog_port
, port
);
650 struct zilog_channel __iomem
*channel
= ZILOG_CHANNEL_FROM_PORT(port
);
651 unsigned char set_bits
, clear_bits
;
653 set_bits
= clear_bits
= 0;
655 if (mctrl
& TIOCM_RTS
)
659 if (mctrl
& TIOCM_DTR
)
664 /* NOTE: Not subject to 'transmitter active' rule. */
665 up
->curregs
[R5
] |= set_bits
;
666 up
->curregs
[R5
] &= ~clear_bits
;
667 write_zsreg(channel
, R5
, up
->curregs
[R5
]);
670 /* The port lock is held and interrupts are disabled. */
671 static void sunzilog_stop_tx(struct uart_port
*port
)
673 struct uart_sunzilog_port
*up
=
674 container_of(port
, struct uart_sunzilog_port
, port
);
676 up
->flags
|= SUNZILOG_FLAG_TX_STOPPED
;
679 /* The port lock is held and interrupts are disabled. */
680 static void sunzilog_start_tx(struct uart_port
*port
)
682 struct uart_sunzilog_port
*up
=
683 container_of(port
, struct uart_sunzilog_port
, port
);
684 struct zilog_channel __iomem
*channel
= ZILOG_CHANNEL_FROM_PORT(port
);
685 unsigned char status
;
687 up
->flags
|= SUNZILOG_FLAG_TX_ACTIVE
;
688 up
->flags
&= ~SUNZILOG_FLAG_TX_STOPPED
;
690 status
= readb(&channel
->control
);
693 /* TX busy? Just wait for the TX done interrupt. */
694 if (!(status
& Tx_BUF_EMP
))
697 /* Send the first character to jump-start the TX done
698 * IRQ sending engine.
701 writeb(port
->x_char
, &channel
->data
);
708 struct circ_buf
*xmit
= &port
->state
->xmit
;
710 if (uart_circ_empty(xmit
))
712 writeb(xmit
->buf
[xmit
->tail
], &channel
->data
);
716 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
719 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
720 uart_write_wakeup(&up
->port
);
724 /* The port lock is held. */
725 static void sunzilog_stop_rx(struct uart_port
*port
)
727 struct uart_sunzilog_port
*up
= UART_ZILOG(port
);
728 struct zilog_channel __iomem
*channel
;
733 channel
= ZILOG_CHANNEL_FROM_PORT(port
);
735 /* Disable all RX interrupts. */
736 up
->curregs
[R1
] &= ~RxINT_MASK
;
737 sunzilog_maybe_update_regs(up
, channel
);
740 /* The port lock is held. */
741 static void sunzilog_enable_ms(struct uart_port
*port
)
743 struct uart_sunzilog_port
*up
=
744 container_of(port
, struct uart_sunzilog_port
, port
);
745 struct zilog_channel __iomem
*channel
= ZILOG_CHANNEL_FROM_PORT(port
);
746 unsigned char new_reg
;
748 new_reg
= up
->curregs
[R15
] | (DCDIE
| SYNCIE
| CTSIE
);
749 if (new_reg
!= up
->curregs
[R15
]) {
750 up
->curregs
[R15
] = new_reg
;
752 /* NOTE: Not subject to 'transmitter active' rule. */
753 write_zsreg(channel
, R15
, up
->curregs
[R15
] & ~WR7pEN
);
757 /* The port lock is not held. */
758 static void sunzilog_break_ctl(struct uart_port
*port
, int break_state
)
760 struct uart_sunzilog_port
*up
=
761 container_of(port
, struct uart_sunzilog_port
, port
);
762 struct zilog_channel __iomem
*channel
= ZILOG_CHANNEL_FROM_PORT(port
);
763 unsigned char set_bits
, clear_bits
, new_reg
;
766 set_bits
= clear_bits
= 0;
771 clear_bits
|= SND_BRK
;
773 spin_lock_irqsave(&port
->lock
, flags
);
775 new_reg
= (up
->curregs
[R5
] | set_bits
) & ~clear_bits
;
776 if (new_reg
!= up
->curregs
[R5
]) {
777 up
->curregs
[R5
] = new_reg
;
779 /* NOTE: Not subject to 'transmitter active' rule. */
780 write_zsreg(channel
, R5
, up
->curregs
[R5
]);
783 spin_unlock_irqrestore(&port
->lock
, flags
);
786 static void __sunzilog_startup(struct uart_sunzilog_port
*up
)
788 struct zilog_channel __iomem
*channel
;
790 channel
= ZILOG_CHANNEL_FROM_PORT(&up
->port
);
791 up
->prev_status
= readb(&channel
->control
);
793 /* Enable receiver and transmitter. */
794 up
->curregs
[R3
] |= RxENAB
;
795 up
->curregs
[R5
] |= TxENAB
;
797 up
->curregs
[R1
] |= EXT_INT_ENAB
| INT_ALL_Rx
| TxINT_ENAB
;
798 sunzilog_maybe_update_regs(up
, channel
);
801 static int sunzilog_startup(struct uart_port
*port
)
803 struct uart_sunzilog_port
*up
= UART_ZILOG(port
);
809 spin_lock_irqsave(&port
->lock
, flags
);
810 __sunzilog_startup(up
);
811 spin_unlock_irqrestore(&port
->lock
, flags
);
816 * The test for ZS_IS_CONS is explained by the following e-mail:
818 * From: Russell King <rmk@arm.linux.org.uk>
819 * Date: Sun, 8 Dec 2002 10:18:38 +0000
821 * On Sun, Dec 08, 2002 at 02:43:36AM -0500, Pete Zaitcev wrote:
822 * > I boot my 2.5 boxes using "console=ttyS0,9600" argument,
823 * > and I noticed that something is not right with reference
824 * > counting in this case. It seems that when the console
825 * > is open by kernel initially, this is not accounted
826 * > as an open, and uart_startup is not called.
828 * That is correct. We are unable to call uart_startup when the serial
829 * console is initialised because it may need to allocate memory (as
830 * request_irq does) and the memory allocators may not have been
833 * 1. initialise the port into a state where it can send characters in the
834 * console write method.
836 * 2. don't do the actual hardware shutdown in your shutdown() method (but
837 * do the normal software shutdown - ie, free irqs etc)
840 static void sunzilog_shutdown(struct uart_port
*port
)
842 struct uart_sunzilog_port
*up
= UART_ZILOG(port
);
843 struct zilog_channel __iomem
*channel
;
849 spin_lock_irqsave(&port
->lock
, flags
);
851 channel
= ZILOG_CHANNEL_FROM_PORT(port
);
853 /* Disable receiver and transmitter. */
854 up
->curregs
[R3
] &= ~RxENAB
;
855 up
->curregs
[R5
] &= ~TxENAB
;
857 /* Disable all interrupts and BRK assertion. */
858 up
->curregs
[R1
] &= ~(EXT_INT_ENAB
| TxINT_ENAB
| RxINT_MASK
);
859 up
->curregs
[R5
] &= ~SND_BRK
;
860 sunzilog_maybe_update_regs(up
, channel
);
862 spin_unlock_irqrestore(&port
->lock
, flags
);
865 /* Shared by TTY driver and serial console setup. The port lock is held
866 * and local interrupts are disabled.
869 sunzilog_convert_to_zs(struct uart_sunzilog_port
*up
, unsigned int cflag
,
870 unsigned int iflag
, int brg
)
873 up
->curregs
[R10
] = NRZ
;
874 up
->curregs
[R11
] = TCBR
| RCBR
;
876 /* Program BAUD and clock source. */
877 up
->curregs
[R4
] &= ~XCLK_MASK
;
878 up
->curregs
[R4
] |= X16CLK
;
879 up
->curregs
[R12
] = brg
& 0xff;
880 up
->curregs
[R13
] = (brg
>> 8) & 0xff;
881 up
->curregs
[R14
] = BRSRC
| BRENAB
;
883 /* Character size, stop bits, and parity. */
884 up
->curregs
[R3
] &= ~RxN_MASK
;
885 up
->curregs
[R5
] &= ~TxN_MASK
;
886 switch (cflag
& CSIZE
) {
888 up
->curregs
[R3
] |= Rx5
;
889 up
->curregs
[R5
] |= Tx5
;
890 up
->parity_mask
= 0x1f;
893 up
->curregs
[R3
] |= Rx6
;
894 up
->curregs
[R5
] |= Tx6
;
895 up
->parity_mask
= 0x3f;
898 up
->curregs
[R3
] |= Rx7
;
899 up
->curregs
[R5
] |= Tx7
;
900 up
->parity_mask
= 0x7f;
904 up
->curregs
[R3
] |= Rx8
;
905 up
->curregs
[R5
] |= Tx8
;
906 up
->parity_mask
= 0xff;
909 up
->curregs
[R4
] &= ~0x0c;
911 up
->curregs
[R4
] |= SB2
;
913 up
->curregs
[R4
] |= SB1
;
915 up
->curregs
[R4
] |= PAR_ENAB
;
917 up
->curregs
[R4
] &= ~PAR_ENAB
;
918 if (!(cflag
& PARODD
))
919 up
->curregs
[R4
] |= PAR_EVEN
;
921 up
->curregs
[R4
] &= ~PAR_EVEN
;
923 up
->port
.read_status_mask
= Rx_OVR
;
925 up
->port
.read_status_mask
|= CRC_ERR
| PAR_ERR
;
926 if (iflag
& (IGNBRK
| BRKINT
| PARMRK
))
927 up
->port
.read_status_mask
|= BRK_ABRT
;
929 up
->port
.ignore_status_mask
= 0;
931 up
->port
.ignore_status_mask
|= CRC_ERR
| PAR_ERR
;
932 if (iflag
& IGNBRK
) {
933 up
->port
.ignore_status_mask
|= BRK_ABRT
;
935 up
->port
.ignore_status_mask
|= Rx_OVR
;
938 if ((cflag
& CREAD
) == 0)
939 up
->port
.ignore_status_mask
= 0xff;
942 /* The port lock is not held. */
944 sunzilog_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
945 struct ktermios
*old
)
947 struct uart_sunzilog_port
*up
=
948 container_of(port
, struct uart_sunzilog_port
, port
);
952 baud
= uart_get_baud_rate(port
, termios
, old
, 1200, 76800);
954 spin_lock_irqsave(&up
->port
.lock
, flags
);
956 brg
= BPS_TO_BRG(baud
, ZS_CLOCK
/ ZS_CLOCK_DIVISOR
);
958 sunzilog_convert_to_zs(up
, termios
->c_cflag
, termios
->c_iflag
, brg
);
960 if (UART_ENABLE_MS(&up
->port
, termios
->c_cflag
))
961 up
->flags
|= SUNZILOG_FLAG_MODEM_STATUS
;
963 up
->flags
&= ~SUNZILOG_FLAG_MODEM_STATUS
;
965 up
->cflag
= termios
->c_cflag
;
967 sunzilog_maybe_update_regs(up
, ZILOG_CHANNEL_FROM_PORT(port
));
969 uart_update_timeout(port
, termios
->c_cflag
, baud
);
971 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
974 static const char *sunzilog_type(struct uart_port
*port
)
976 struct uart_sunzilog_port
*up
= UART_ZILOG(port
);
978 return (up
->flags
& SUNZILOG_FLAG_ESCC
) ? "zs (ESCC)" : "zs";
981 /* We do not request/release mappings of the registers here, this
982 * happens at early serial probe time.
984 static void sunzilog_release_port(struct uart_port
*port
)
988 static int sunzilog_request_port(struct uart_port
*port
)
993 /* These do not need to do anything interesting either. */
994 static void sunzilog_config_port(struct uart_port
*port
, int flags
)
998 /* We do not support letting the user mess with the divisor, IRQ, etc. */
999 static int sunzilog_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
1004 #ifdef CONFIG_CONSOLE_POLL
1005 static int sunzilog_get_poll_char(struct uart_port
*port
)
1007 unsigned char ch
, r1
;
1008 struct uart_sunzilog_port
*up
=
1009 container_of(port
, struct uart_sunzilog_port
, port
);
1010 struct zilog_channel __iomem
*channel
1011 = ZILOG_CHANNEL_FROM_PORT(&up
->port
);
1014 r1
= read_zsreg(channel
, R1
);
1015 if (r1
& (PAR_ERR
| Rx_OVR
| CRC_ERR
)) {
1016 writeb(ERR_RES
, &channel
->control
);
1021 ch
= readb(&channel
->control
);
1024 /* This funny hack depends upon BRK_ABRT not interfering
1025 * with the other bits we care about in R1.
1030 if (!(ch
& Rx_CH_AV
))
1031 return NO_POLL_CHAR
;
1033 ch
= readb(&channel
->data
);
1036 ch
&= up
->parity_mask
;
1040 static void sunzilog_put_poll_char(struct uart_port
*port
,
1043 struct uart_sunzilog_port
*up
=
1044 container_of(port
, struct uart_sunzilog_port
, port
);
1046 sunzilog_putchar(&up
->port
, ch
);
1048 #endif /* CONFIG_CONSOLE_POLL */
1050 static const struct uart_ops sunzilog_pops
= {
1051 .tx_empty
= sunzilog_tx_empty
,
1052 .set_mctrl
= sunzilog_set_mctrl
,
1053 .get_mctrl
= sunzilog_get_mctrl
,
1054 .stop_tx
= sunzilog_stop_tx
,
1055 .start_tx
= sunzilog_start_tx
,
1056 .stop_rx
= sunzilog_stop_rx
,
1057 .enable_ms
= sunzilog_enable_ms
,
1058 .break_ctl
= sunzilog_break_ctl
,
1059 .startup
= sunzilog_startup
,
1060 .shutdown
= sunzilog_shutdown
,
1061 .set_termios
= sunzilog_set_termios
,
1062 .type
= sunzilog_type
,
1063 .release_port
= sunzilog_release_port
,
1064 .request_port
= sunzilog_request_port
,
1065 .config_port
= sunzilog_config_port
,
1066 .verify_port
= sunzilog_verify_port
,
1067 #ifdef CONFIG_CONSOLE_POLL
1068 .poll_get_char
= sunzilog_get_poll_char
,
1069 .poll_put_char
= sunzilog_put_poll_char
,
1073 static int uart_chip_count
;
1074 static struct uart_sunzilog_port
*sunzilog_port_table
;
1075 static struct zilog_layout __iomem
**sunzilog_chip_regs
;
1077 static struct uart_sunzilog_port
*sunzilog_irq_chain
;
1079 static struct uart_driver sunzilog_reg
= {
1080 .owner
= THIS_MODULE
,
1081 .driver_name
= "sunzilog",
1086 static int __init
sunzilog_alloc_tables(int num_sunzilog
)
1088 struct uart_sunzilog_port
*up
;
1090 int num_channels
= num_sunzilog
* 2;
1093 size
= num_channels
* sizeof(struct uart_sunzilog_port
);
1094 sunzilog_port_table
= kzalloc(size
, GFP_KERNEL
);
1095 if (!sunzilog_port_table
)
1098 for (i
= 0; i
< num_channels
; i
++) {
1099 up
= &sunzilog_port_table
[i
];
1101 spin_lock_init(&up
->port
.lock
);
1104 sunzilog_irq_chain
= up
;
1106 if (i
< num_channels
- 1)
1112 size
= num_sunzilog
* sizeof(struct zilog_layout __iomem
*);
1113 sunzilog_chip_regs
= kzalloc(size
, GFP_KERNEL
);
1114 if (!sunzilog_chip_regs
) {
1115 kfree(sunzilog_port_table
);
1116 sunzilog_irq_chain
= NULL
;
1123 static void sunzilog_free_tables(void)
1125 kfree(sunzilog_port_table
);
1126 sunzilog_irq_chain
= NULL
;
1127 kfree(sunzilog_chip_regs
);
1130 #define ZS_PUT_CHAR_MAX_DELAY 2000 /* 10 ms */
1132 static void sunzilog_putchar(struct uart_port
*port
, int ch
)
1134 struct zilog_channel __iomem
*channel
= ZILOG_CHANNEL_FROM_PORT(port
);
1135 int loops
= ZS_PUT_CHAR_MAX_DELAY
;
1137 /* This is a timed polling loop so do not switch the explicit
1138 * udelay with ZSDELAY as that is a NOP on some platforms. -DaveM
1141 unsigned char val
= readb(&channel
->control
);
1142 if (val
& Tx_BUF_EMP
) {
1149 writeb(ch
, &channel
->data
);
1156 static DEFINE_SPINLOCK(sunzilog_serio_lock
);
1158 static int sunzilog_serio_write(struct serio
*serio
, unsigned char ch
)
1160 struct uart_sunzilog_port
*up
= serio
->port_data
;
1161 unsigned long flags
;
1163 spin_lock_irqsave(&sunzilog_serio_lock
, flags
);
1165 sunzilog_putchar(&up
->port
, ch
);
1167 spin_unlock_irqrestore(&sunzilog_serio_lock
, flags
);
1172 static int sunzilog_serio_open(struct serio
*serio
)
1174 struct uart_sunzilog_port
*up
= serio
->port_data
;
1175 unsigned long flags
;
1178 spin_lock_irqsave(&sunzilog_serio_lock
, flags
);
1179 if (!up
->serio_open
) {
1184 spin_unlock_irqrestore(&sunzilog_serio_lock
, flags
);
1189 static void sunzilog_serio_close(struct serio
*serio
)
1191 struct uart_sunzilog_port
*up
= serio
->port_data
;
1192 unsigned long flags
;
1194 spin_lock_irqsave(&sunzilog_serio_lock
, flags
);
1196 spin_unlock_irqrestore(&sunzilog_serio_lock
, flags
);
1199 #endif /* CONFIG_SERIO */
1201 #ifdef CONFIG_SERIAL_SUNZILOG_CONSOLE
1203 sunzilog_console_write(struct console
*con
, const char *s
, unsigned int count
)
1205 struct uart_sunzilog_port
*up
= &sunzilog_port_table
[con
->index
];
1206 unsigned long flags
;
1209 if (up
->port
.sysrq
|| oops_in_progress
)
1210 locked
= spin_trylock_irqsave(&up
->port
.lock
, flags
);
1212 spin_lock_irqsave(&up
->port
.lock
, flags
);
1214 uart_console_write(&up
->port
, s
, count
, sunzilog_putchar
);
1218 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
1221 static int __init
sunzilog_console_setup(struct console
*con
, char *options
)
1223 struct uart_sunzilog_port
*up
= &sunzilog_port_table
[con
->index
];
1224 unsigned long flags
;
1227 if (up
->port
.type
!= PORT_SUNZILOG
)
1230 printk(KERN_INFO
"Console: ttyS%d (SunZilog zs%d)\n",
1231 (sunzilog_reg
.minor
- 64) + con
->index
, con
->index
);
1233 /* Get firmware console settings. */
1234 sunserial_console_termios(con
, up
->port
.dev
->of_node
);
1236 /* Firmware console speed is limited to 150-->38400 baud so
1237 * this hackish cflag thing is OK.
1239 switch (con
->cflag
& CBAUD
) {
1240 case B150
: baud
= 150; break;
1241 case B300
: baud
= 300; break;
1242 case B600
: baud
= 600; break;
1243 case B1200
: baud
= 1200; break;
1244 case B2400
: baud
= 2400; break;
1245 case B4800
: baud
= 4800; break;
1246 default: case B9600
: baud
= 9600; break;
1247 case B19200
: baud
= 19200; break;
1248 case B38400
: baud
= 38400; break;
1251 brg
= BPS_TO_BRG(baud
, ZS_CLOCK
/ ZS_CLOCK_DIVISOR
);
1253 spin_lock_irqsave(&up
->port
.lock
, flags
);
1255 up
->curregs
[R15
] |= BRKIE
;
1256 sunzilog_convert_to_zs(up
, con
->cflag
, 0, brg
);
1258 sunzilog_set_mctrl(&up
->port
, TIOCM_DTR
| TIOCM_RTS
);
1259 __sunzilog_startup(up
);
1261 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
1266 static struct console sunzilog_console_ops
= {
1268 .write
= sunzilog_console_write
,
1269 .device
= uart_console_device
,
1270 .setup
= sunzilog_console_setup
,
1271 .flags
= CON_PRINTBUFFER
,
1273 .data
= &sunzilog_reg
,
1276 static inline struct console
*SUNZILOG_CONSOLE(void)
1278 return &sunzilog_console_ops
;
1282 #define SUNZILOG_CONSOLE() (NULL)
1285 static void sunzilog_init_kbdms(struct uart_sunzilog_port
*up
)
1289 if (up
->flags
& SUNZILOG_FLAG_CONS_KEYB
) {
1290 up
->cflag
= B1200
| CS8
| CLOCAL
| CREAD
;
1293 up
->cflag
= B4800
| CS8
| CLOCAL
| CREAD
;
1297 up
->curregs
[R15
] |= BRKIE
;
1298 brg
= BPS_TO_BRG(baud
, ZS_CLOCK
/ ZS_CLOCK_DIVISOR
);
1299 sunzilog_convert_to_zs(up
, up
->cflag
, 0, brg
);
1300 sunzilog_set_mctrl(&up
->port
, TIOCM_DTR
| TIOCM_RTS
);
1301 __sunzilog_startup(up
);
1305 static void sunzilog_register_serio(struct uart_sunzilog_port
*up
)
1307 struct serio
*serio
= &up
->serio
;
1309 serio
->port_data
= up
;
1311 serio
->id
.type
= SERIO_RS232
;
1312 if (up
->flags
& SUNZILOG_FLAG_CONS_KEYB
) {
1313 serio
->id
.proto
= SERIO_SUNKBD
;
1314 strlcpy(serio
->name
, "zskbd", sizeof(serio
->name
));
1316 serio
->id
.proto
= SERIO_SUN
;
1317 serio
->id
.extra
= 1;
1318 strlcpy(serio
->name
, "zsms", sizeof(serio
->name
));
1320 strlcpy(serio
->phys
,
1321 ((up
->flags
& SUNZILOG_FLAG_CONS_KEYB
) ?
1322 "zs/serio0" : "zs/serio1"),
1323 sizeof(serio
->phys
));
1325 serio
->write
= sunzilog_serio_write
;
1326 serio
->open
= sunzilog_serio_open
;
1327 serio
->close
= sunzilog_serio_close
;
1328 serio
->dev
.parent
= up
->port
.dev
;
1330 serio_register_port(serio
);
1334 static void sunzilog_init_hw(struct uart_sunzilog_port
*up
)
1336 struct zilog_channel __iomem
*channel
;
1337 unsigned long flags
;
1340 channel
= ZILOG_CHANNEL_FROM_PORT(&up
->port
);
1342 spin_lock_irqsave(&up
->port
.lock
, flags
);
1343 if (ZS_IS_CHANNEL_A(up
)) {
1344 write_zsreg(channel
, R9
, FHWRES
);
1346 (void) read_zsreg(channel
, R0
);
1349 if (up
->flags
& (SUNZILOG_FLAG_CONS_KEYB
|
1350 SUNZILOG_FLAG_CONS_MOUSE
)) {
1351 up
->curregs
[R1
] = EXT_INT_ENAB
| INT_ALL_Rx
| TxINT_ENAB
;
1352 up
->curregs
[R4
] = PAR_EVEN
| X16CLK
| SB1
;
1353 up
->curregs
[R3
] = RxENAB
| Rx8
;
1354 up
->curregs
[R5
] = TxENAB
| Tx8
;
1355 up
->curregs
[R6
] = 0x00; /* SDLC Address */
1356 up
->curregs
[R7
] = 0x7E; /* SDLC Flag */
1357 up
->curregs
[R9
] = NV
;
1358 up
->curregs
[R7p
] = 0x00;
1359 sunzilog_init_kbdms(up
);
1360 /* Only enable interrupts if an ISR handler available */
1361 if (up
->flags
& SUNZILOG_FLAG_ISR_HANDLER
)
1362 up
->curregs
[R9
] |= MIE
;
1363 write_zsreg(channel
, R9
, up
->curregs
[R9
]);
1365 /* Normal serial TTY. */
1366 up
->parity_mask
= 0xff;
1367 up
->curregs
[R1
] = EXT_INT_ENAB
| INT_ALL_Rx
| TxINT_ENAB
;
1368 up
->curregs
[R4
] = PAR_EVEN
| X16CLK
| SB1
;
1369 up
->curregs
[R3
] = RxENAB
| Rx8
;
1370 up
->curregs
[R5
] = TxENAB
| Tx8
;
1371 up
->curregs
[R6
] = 0x00; /* SDLC Address */
1372 up
->curregs
[R7
] = 0x7E; /* SDLC Flag */
1373 up
->curregs
[R9
] = NV
;
1374 up
->curregs
[R10
] = NRZ
;
1375 up
->curregs
[R11
] = TCBR
| RCBR
;
1377 brg
= BPS_TO_BRG(baud
, ZS_CLOCK
/ ZS_CLOCK_DIVISOR
);
1378 up
->curregs
[R12
] = (brg
& 0xff);
1379 up
->curregs
[R13
] = (brg
>> 8) & 0xff;
1380 up
->curregs
[R14
] = BRSRC
| BRENAB
;
1381 up
->curregs
[R15
] = FIFOEN
; /* Use FIFO if on ESCC */
1382 up
->curregs
[R7p
] = TxFIFO_LVL
| RxFIFO_LVL
;
1383 if (__load_zsregs(channel
, up
->curregs
)) {
1384 up
->flags
|= SUNZILOG_FLAG_ESCC
;
1386 /* Only enable interrupts if an ISR handler available */
1387 if (up
->flags
& SUNZILOG_FLAG_ISR_HANDLER
)
1388 up
->curregs
[R9
] |= MIE
;
1389 write_zsreg(channel
, R9
, up
->curregs
[R9
]);
1392 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
1395 if (up
->flags
& (SUNZILOG_FLAG_CONS_KEYB
|
1396 SUNZILOG_FLAG_CONS_MOUSE
))
1397 sunzilog_register_serio(up
);
1401 static int zilog_irq
;
1403 static int zs_probe(struct platform_device
*op
)
1405 static int kbm_inst
, uart_inst
;
1407 struct uart_sunzilog_port
*up
;
1408 struct zilog_layout __iomem
*rp
;
1409 int keyboard_mouse
= 0;
1412 if (of_find_property(op
->dev
.of_node
, "keyboard", NULL
))
1415 /* uarts must come before keyboards/mice */
1417 inst
= uart_chip_count
+ kbm_inst
;
1421 sunzilog_chip_regs
[inst
] = of_ioremap(&op
->resource
[0], 0,
1422 sizeof(struct zilog_layout
),
1424 if (!sunzilog_chip_regs
[inst
])
1427 rp
= sunzilog_chip_regs
[inst
];
1430 zilog_irq
= op
->archdata
.irqs
[0];
1432 up
= &sunzilog_port_table
[inst
* 2];
1435 up
[0].port
.mapbase
= op
->resource
[0].start
+ 0x00;
1436 up
[0].port
.membase
= (void __iomem
*) &rp
->channelA
;
1437 up
[0].port
.iotype
= UPIO_MEM
;
1438 up
[0].port
.irq
= op
->archdata
.irqs
[0];
1439 up
[0].port
.uartclk
= ZS_CLOCK
;
1440 up
[0].port
.fifosize
= 1;
1441 up
[0].port
.ops
= &sunzilog_pops
;
1442 up
[0].port
.type
= PORT_SUNZILOG
;
1443 up
[0].port
.flags
= 0;
1444 up
[0].port
.line
= (inst
* 2) + 0;
1445 up
[0].port
.dev
= &op
->dev
;
1446 up
[0].flags
|= SUNZILOG_FLAG_IS_CHANNEL_A
;
1448 up
[0].flags
|= SUNZILOG_FLAG_CONS_KEYB
;
1449 sunzilog_init_hw(&up
[0]);
1452 up
[1].port
.mapbase
= op
->resource
[0].start
+ 0x04;
1453 up
[1].port
.membase
= (void __iomem
*) &rp
->channelB
;
1454 up
[1].port
.iotype
= UPIO_MEM
;
1455 up
[1].port
.irq
= op
->archdata
.irqs
[0];
1456 up
[1].port
.uartclk
= ZS_CLOCK
;
1457 up
[1].port
.fifosize
= 1;
1458 up
[1].port
.ops
= &sunzilog_pops
;
1459 up
[1].port
.type
= PORT_SUNZILOG
;
1460 up
[1].port
.flags
= 0;
1461 up
[1].port
.line
= (inst
* 2) + 1;
1462 up
[1].port
.dev
= &op
->dev
;
1465 up
[1].flags
|= SUNZILOG_FLAG_CONS_MOUSE
;
1466 sunzilog_init_hw(&up
[1]);
1468 if (!keyboard_mouse
) {
1469 if (sunserial_console_match(SUNZILOG_CONSOLE(), op
->dev
.of_node
,
1470 &sunzilog_reg
, up
[0].port
.line
,
1472 up
->flags
|= SUNZILOG_FLAG_IS_CONS
;
1473 err
= uart_add_one_port(&sunzilog_reg
, &up
[0].port
);
1475 of_iounmap(&op
->resource
[0],
1476 rp
, sizeof(struct zilog_layout
));
1479 if (sunserial_console_match(SUNZILOG_CONSOLE(), op
->dev
.of_node
,
1480 &sunzilog_reg
, up
[1].port
.line
,
1482 up
->flags
|= SUNZILOG_FLAG_IS_CONS
;
1483 err
= uart_add_one_port(&sunzilog_reg
, &up
[1].port
);
1485 uart_remove_one_port(&sunzilog_reg
, &up
[0].port
);
1486 of_iounmap(&op
->resource
[0],
1487 rp
, sizeof(struct zilog_layout
));
1492 printk(KERN_INFO
"%s: Keyboard at MMIO 0x%llx (irq = %d) "
1495 (unsigned long long) up
[0].port
.mapbase
,
1496 op
->archdata
.irqs
[0], sunzilog_type(&up
[0].port
));
1497 printk(KERN_INFO
"%s: Mouse at MMIO 0x%llx (irq = %d) "
1500 (unsigned long long) up
[1].port
.mapbase
,
1501 op
->archdata
.irqs
[0], sunzilog_type(&up
[1].port
));
1505 platform_set_drvdata(op
, &up
[0]);
1510 static void zs_remove_one(struct uart_sunzilog_port
*up
)
1512 if (ZS_IS_KEYB(up
) || ZS_IS_MOUSE(up
)) {
1514 serio_unregister_port(&up
->serio
);
1517 uart_remove_one_port(&sunzilog_reg
, &up
->port
);
1520 static int zs_remove(struct platform_device
*op
)
1522 struct uart_sunzilog_port
*up
= platform_get_drvdata(op
);
1523 struct zilog_layout __iomem
*regs
;
1525 zs_remove_one(&up
[0]);
1526 zs_remove_one(&up
[1]);
1528 regs
= sunzilog_chip_regs
[up
[0].port
.line
/ 2];
1529 of_iounmap(&op
->resource
[0], regs
, sizeof(struct zilog_layout
));
1534 static const struct of_device_id zs_match
[] = {
1540 MODULE_DEVICE_TABLE(of
, zs_match
);
1542 static struct platform_driver zs_driver
= {
1545 .of_match_table
= zs_match
,
1548 .remove
= zs_remove
,
1551 static int __init
sunzilog_init(void)
1553 struct device_node
*dp
;
1556 int num_sunzilog
= 0;
1558 for_each_node_by_name(dp
, "zs") {
1560 if (of_find_property(dp
, "keyboard", NULL
))
1565 err
= sunzilog_alloc_tables(num_sunzilog
);
1569 uart_chip_count
= num_sunzilog
- num_keybms
;
1571 err
= sunserial_register_minors(&sunzilog_reg
,
1572 uart_chip_count
* 2);
1574 goto out_free_tables
;
1577 err
= platform_driver_register(&zs_driver
);
1579 goto out_unregister_uart
;
1582 struct uart_sunzilog_port
*up
= sunzilog_irq_chain
;
1583 err
= request_irq(zilog_irq
, sunzilog_interrupt
, IRQF_SHARED
,
1584 "zs", sunzilog_irq_chain
);
1586 goto out_unregister_driver
;
1588 /* Enable Interrupts */
1590 struct zilog_channel __iomem
*channel
;
1592 /* printk (KERN_INFO "Enable IRQ for ZILOG Hardware %p\n", up); */
1593 channel
= ZILOG_CHANNEL_FROM_PORT(&up
->port
);
1594 up
->flags
|= SUNZILOG_FLAG_ISR_HANDLER
;
1595 up
->curregs
[R9
] |= MIE
;
1596 write_zsreg(channel
, R9
, up
->curregs
[R9
]);
1604 out_unregister_driver
:
1605 platform_driver_unregister(&zs_driver
);
1607 out_unregister_uart
:
1609 sunserial_unregister_minors(&sunzilog_reg
, num_sunzilog
);
1610 sunzilog_reg
.cons
= NULL
;
1614 sunzilog_free_tables();
1618 static void __exit
sunzilog_exit(void)
1620 platform_driver_unregister(&zs_driver
);
1623 struct uart_sunzilog_port
*up
= sunzilog_irq_chain
;
1625 /* Disable Interrupts */
1627 struct zilog_channel __iomem
*channel
;
1629 /* printk (KERN_INFO "Disable IRQ for ZILOG Hardware %p\n", up); */
1630 channel
= ZILOG_CHANNEL_FROM_PORT(&up
->port
);
1631 up
->flags
&= ~SUNZILOG_FLAG_ISR_HANDLER
;
1632 up
->curregs
[R9
] &= ~MIE
;
1633 write_zsreg(channel
, R9
, up
->curregs
[R9
]);
1637 free_irq(zilog_irq
, sunzilog_irq_chain
);
1641 if (sunzilog_reg
.nr
) {
1642 sunserial_unregister_minors(&sunzilog_reg
, sunzilog_reg
.nr
);
1643 sunzilog_free_tables();
1647 module_init(sunzilog_init
);
1648 module_exit(sunzilog_exit
);
1650 MODULE_AUTHOR("David S. Miller");
1651 MODULE_DESCRIPTION("Sun Zilog serial port driver");
1652 MODULE_VERSION("2.0");
1653 MODULE_LICENSE("GPL");