2 * Copyright (c) 2013, The Linux Foundation. All rights reserved.
4 * This software is licensed under the terms of the GNU General Public
5 * License version 2, as published by the Free Software Foundation, and
6 * may be copied, distributed, and modified under those terms.
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
14 #include <linux/kernel.h>
15 #include <linux/bitops.h>
16 #include <linux/err.h>
17 #include <linux/platform_device.h>
18 #include <linux/module.h>
20 #include <linux/of_device.h>
21 #include <linux/clk-provider.h>
22 #include <linux/regmap.h>
23 #include <linux/reset-controller.h>
25 #include <dt-bindings/clock/qcom,gcc-msm8660.h>
26 #include <dt-bindings/reset/qcom,gcc-msm8660.h>
29 #include "clk-regmap.h"
32 #include "clk-branch.h"
35 static struct clk_pll pll8
= {
43 .clkr
.hw
.init
= &(struct clk_init_data
){
45 .parent_names
= (const char *[]){ "pxo" },
51 static struct clk_regmap pll8_vote
= {
53 .enable_mask
= BIT(8),
54 .hw
.init
= &(struct clk_init_data
){
56 .parent_names
= (const char *[]){ "pll8" },
58 .ops
= &clk_pll_vote_ops
,
68 static const struct parent_map gcc_pxo_pll8_map
[] = {
73 static const char * const gcc_pxo_pll8
[] = {
78 static const struct parent_map gcc_pxo_pll8_cxo_map
[] = {
84 static const char * const gcc_pxo_pll8_cxo
[] = {
90 static struct freq_tbl clk_tbl_gsbi_uart
[] = {
91 { 1843200, P_PLL8
, 2, 6, 625 },
92 { 3686400, P_PLL8
, 2, 12, 625 },
93 { 7372800, P_PLL8
, 2, 24, 625 },
94 { 14745600, P_PLL8
, 2, 48, 625 },
95 { 16000000, P_PLL8
, 4, 1, 6 },
96 { 24000000, P_PLL8
, 4, 1, 4 },
97 { 32000000, P_PLL8
, 4, 1, 3 },
98 { 40000000, P_PLL8
, 1, 5, 48 },
99 { 46400000, P_PLL8
, 1, 29, 240 },
100 { 48000000, P_PLL8
, 4, 1, 2 },
101 { 51200000, P_PLL8
, 1, 2, 15 },
102 { 56000000, P_PLL8
, 1, 7, 48 },
103 { 58982400, P_PLL8
, 1, 96, 625 },
104 { 64000000, P_PLL8
, 2, 1, 3 },
108 static struct clk_rcg gsbi1_uart_src
= {
113 .mnctr_reset_bit
= 7,
114 .mnctr_mode_shift
= 5,
125 .parent_map
= gcc_pxo_pll8_map
,
127 .freq_tbl
= clk_tbl_gsbi_uart
,
129 .enable_reg
= 0x29d4,
130 .enable_mask
= BIT(11),
131 .hw
.init
= &(struct clk_init_data
){
132 .name
= "gsbi1_uart_src",
133 .parent_names
= gcc_pxo_pll8
,
136 .flags
= CLK_SET_PARENT_GATE
,
141 static struct clk_branch gsbi1_uart_clk
= {
145 .enable_reg
= 0x29d4,
146 .enable_mask
= BIT(9),
147 .hw
.init
= &(struct clk_init_data
){
148 .name
= "gsbi1_uart_clk",
149 .parent_names
= (const char *[]){
153 .ops
= &clk_branch_ops
,
154 .flags
= CLK_SET_RATE_PARENT
,
159 static struct clk_rcg gsbi2_uart_src
= {
164 .mnctr_reset_bit
= 7,
165 .mnctr_mode_shift
= 5,
176 .parent_map
= gcc_pxo_pll8_map
,
178 .freq_tbl
= clk_tbl_gsbi_uart
,
180 .enable_reg
= 0x29f4,
181 .enable_mask
= BIT(11),
182 .hw
.init
= &(struct clk_init_data
){
183 .name
= "gsbi2_uart_src",
184 .parent_names
= gcc_pxo_pll8
,
187 .flags
= CLK_SET_PARENT_GATE
,
192 static struct clk_branch gsbi2_uart_clk
= {
196 .enable_reg
= 0x29f4,
197 .enable_mask
= BIT(9),
198 .hw
.init
= &(struct clk_init_data
){
199 .name
= "gsbi2_uart_clk",
200 .parent_names
= (const char *[]){
204 .ops
= &clk_branch_ops
,
205 .flags
= CLK_SET_RATE_PARENT
,
210 static struct clk_rcg gsbi3_uart_src
= {
215 .mnctr_reset_bit
= 7,
216 .mnctr_mode_shift
= 5,
227 .parent_map
= gcc_pxo_pll8_map
,
229 .freq_tbl
= clk_tbl_gsbi_uart
,
231 .enable_reg
= 0x2a14,
232 .enable_mask
= BIT(11),
233 .hw
.init
= &(struct clk_init_data
){
234 .name
= "gsbi3_uart_src",
235 .parent_names
= gcc_pxo_pll8
,
238 .flags
= CLK_SET_PARENT_GATE
,
243 static struct clk_branch gsbi3_uart_clk
= {
247 .enable_reg
= 0x2a14,
248 .enable_mask
= BIT(9),
249 .hw
.init
= &(struct clk_init_data
){
250 .name
= "gsbi3_uart_clk",
251 .parent_names
= (const char *[]){
255 .ops
= &clk_branch_ops
,
256 .flags
= CLK_SET_RATE_PARENT
,
261 static struct clk_rcg gsbi4_uart_src
= {
266 .mnctr_reset_bit
= 7,
267 .mnctr_mode_shift
= 5,
278 .parent_map
= gcc_pxo_pll8_map
,
280 .freq_tbl
= clk_tbl_gsbi_uart
,
282 .enable_reg
= 0x2a34,
283 .enable_mask
= BIT(11),
284 .hw
.init
= &(struct clk_init_data
){
285 .name
= "gsbi4_uart_src",
286 .parent_names
= gcc_pxo_pll8
,
289 .flags
= CLK_SET_PARENT_GATE
,
294 static struct clk_branch gsbi4_uart_clk
= {
298 .enable_reg
= 0x2a34,
299 .enable_mask
= BIT(9),
300 .hw
.init
= &(struct clk_init_data
){
301 .name
= "gsbi4_uart_clk",
302 .parent_names
= (const char *[]){
306 .ops
= &clk_branch_ops
,
307 .flags
= CLK_SET_RATE_PARENT
,
312 static struct clk_rcg gsbi5_uart_src
= {
317 .mnctr_reset_bit
= 7,
318 .mnctr_mode_shift
= 5,
329 .parent_map
= gcc_pxo_pll8_map
,
331 .freq_tbl
= clk_tbl_gsbi_uart
,
333 .enable_reg
= 0x2a54,
334 .enable_mask
= BIT(11),
335 .hw
.init
= &(struct clk_init_data
){
336 .name
= "gsbi5_uart_src",
337 .parent_names
= gcc_pxo_pll8
,
340 .flags
= CLK_SET_PARENT_GATE
,
345 static struct clk_branch gsbi5_uart_clk
= {
349 .enable_reg
= 0x2a54,
350 .enable_mask
= BIT(9),
351 .hw
.init
= &(struct clk_init_data
){
352 .name
= "gsbi5_uart_clk",
353 .parent_names
= (const char *[]){
357 .ops
= &clk_branch_ops
,
358 .flags
= CLK_SET_RATE_PARENT
,
363 static struct clk_rcg gsbi6_uart_src
= {
368 .mnctr_reset_bit
= 7,
369 .mnctr_mode_shift
= 5,
380 .parent_map
= gcc_pxo_pll8_map
,
382 .freq_tbl
= clk_tbl_gsbi_uart
,
384 .enable_reg
= 0x2a74,
385 .enable_mask
= BIT(11),
386 .hw
.init
= &(struct clk_init_data
){
387 .name
= "gsbi6_uart_src",
388 .parent_names
= gcc_pxo_pll8
,
391 .flags
= CLK_SET_PARENT_GATE
,
396 static struct clk_branch gsbi6_uart_clk
= {
400 .enable_reg
= 0x2a74,
401 .enable_mask
= BIT(9),
402 .hw
.init
= &(struct clk_init_data
){
403 .name
= "gsbi6_uart_clk",
404 .parent_names
= (const char *[]){
408 .ops
= &clk_branch_ops
,
409 .flags
= CLK_SET_RATE_PARENT
,
414 static struct clk_rcg gsbi7_uart_src
= {
419 .mnctr_reset_bit
= 7,
420 .mnctr_mode_shift
= 5,
431 .parent_map
= gcc_pxo_pll8_map
,
433 .freq_tbl
= clk_tbl_gsbi_uart
,
435 .enable_reg
= 0x2a94,
436 .enable_mask
= BIT(11),
437 .hw
.init
= &(struct clk_init_data
){
438 .name
= "gsbi7_uart_src",
439 .parent_names
= gcc_pxo_pll8
,
442 .flags
= CLK_SET_PARENT_GATE
,
447 static struct clk_branch gsbi7_uart_clk
= {
451 .enable_reg
= 0x2a94,
452 .enable_mask
= BIT(9),
453 .hw
.init
= &(struct clk_init_data
){
454 .name
= "gsbi7_uart_clk",
455 .parent_names
= (const char *[]){
459 .ops
= &clk_branch_ops
,
460 .flags
= CLK_SET_RATE_PARENT
,
465 static struct clk_rcg gsbi8_uart_src
= {
470 .mnctr_reset_bit
= 7,
471 .mnctr_mode_shift
= 5,
482 .parent_map
= gcc_pxo_pll8_map
,
484 .freq_tbl
= clk_tbl_gsbi_uart
,
486 .enable_reg
= 0x2ab4,
487 .enable_mask
= BIT(11),
488 .hw
.init
= &(struct clk_init_data
){
489 .name
= "gsbi8_uart_src",
490 .parent_names
= gcc_pxo_pll8
,
493 .flags
= CLK_SET_PARENT_GATE
,
498 static struct clk_branch gsbi8_uart_clk
= {
502 .enable_reg
= 0x2ab4,
503 .enable_mask
= BIT(9),
504 .hw
.init
= &(struct clk_init_data
){
505 .name
= "gsbi8_uart_clk",
506 .parent_names
= (const char *[]){ "gsbi8_uart_src" },
508 .ops
= &clk_branch_ops
,
509 .flags
= CLK_SET_RATE_PARENT
,
514 static struct clk_rcg gsbi9_uart_src
= {
519 .mnctr_reset_bit
= 7,
520 .mnctr_mode_shift
= 5,
531 .parent_map
= gcc_pxo_pll8_map
,
533 .freq_tbl
= clk_tbl_gsbi_uart
,
535 .enable_reg
= 0x2ad4,
536 .enable_mask
= BIT(11),
537 .hw
.init
= &(struct clk_init_data
){
538 .name
= "gsbi9_uart_src",
539 .parent_names
= gcc_pxo_pll8
,
542 .flags
= CLK_SET_PARENT_GATE
,
547 static struct clk_branch gsbi9_uart_clk
= {
551 .enable_reg
= 0x2ad4,
552 .enable_mask
= BIT(9),
553 .hw
.init
= &(struct clk_init_data
){
554 .name
= "gsbi9_uart_clk",
555 .parent_names
= (const char *[]){ "gsbi9_uart_src" },
557 .ops
= &clk_branch_ops
,
558 .flags
= CLK_SET_RATE_PARENT
,
563 static struct clk_rcg gsbi10_uart_src
= {
568 .mnctr_reset_bit
= 7,
569 .mnctr_mode_shift
= 5,
580 .parent_map
= gcc_pxo_pll8_map
,
582 .freq_tbl
= clk_tbl_gsbi_uart
,
584 .enable_reg
= 0x2af4,
585 .enable_mask
= BIT(11),
586 .hw
.init
= &(struct clk_init_data
){
587 .name
= "gsbi10_uart_src",
588 .parent_names
= gcc_pxo_pll8
,
591 .flags
= CLK_SET_PARENT_GATE
,
596 static struct clk_branch gsbi10_uart_clk
= {
600 .enable_reg
= 0x2af4,
601 .enable_mask
= BIT(9),
602 .hw
.init
= &(struct clk_init_data
){
603 .name
= "gsbi10_uart_clk",
604 .parent_names
= (const char *[]){ "gsbi10_uart_src" },
606 .ops
= &clk_branch_ops
,
607 .flags
= CLK_SET_RATE_PARENT
,
612 static struct clk_rcg gsbi11_uart_src
= {
617 .mnctr_reset_bit
= 7,
618 .mnctr_mode_shift
= 5,
629 .parent_map
= gcc_pxo_pll8_map
,
631 .freq_tbl
= clk_tbl_gsbi_uart
,
633 .enable_reg
= 0x2b14,
634 .enable_mask
= BIT(11),
635 .hw
.init
= &(struct clk_init_data
){
636 .name
= "gsbi11_uart_src",
637 .parent_names
= gcc_pxo_pll8
,
640 .flags
= CLK_SET_PARENT_GATE
,
645 static struct clk_branch gsbi11_uart_clk
= {
649 .enable_reg
= 0x2b14,
650 .enable_mask
= BIT(9),
651 .hw
.init
= &(struct clk_init_data
){
652 .name
= "gsbi11_uart_clk",
653 .parent_names
= (const char *[]){ "gsbi11_uart_src" },
655 .ops
= &clk_branch_ops
,
656 .flags
= CLK_SET_RATE_PARENT
,
661 static struct clk_rcg gsbi12_uart_src
= {
666 .mnctr_reset_bit
= 7,
667 .mnctr_mode_shift
= 5,
678 .parent_map
= gcc_pxo_pll8_map
,
680 .freq_tbl
= clk_tbl_gsbi_uart
,
682 .enable_reg
= 0x2b34,
683 .enable_mask
= BIT(11),
684 .hw
.init
= &(struct clk_init_data
){
685 .name
= "gsbi12_uart_src",
686 .parent_names
= gcc_pxo_pll8
,
689 .flags
= CLK_SET_PARENT_GATE
,
694 static struct clk_branch gsbi12_uart_clk
= {
698 .enable_reg
= 0x2b34,
699 .enable_mask
= BIT(9),
700 .hw
.init
= &(struct clk_init_data
){
701 .name
= "gsbi12_uart_clk",
702 .parent_names
= (const char *[]){ "gsbi12_uart_src" },
704 .ops
= &clk_branch_ops
,
705 .flags
= CLK_SET_RATE_PARENT
,
710 static struct freq_tbl clk_tbl_gsbi_qup
[] = {
711 { 1100000, P_PXO
, 1, 2, 49 },
712 { 5400000, P_PXO
, 1, 1, 5 },
713 { 10800000, P_PXO
, 1, 2, 5 },
714 { 15060000, P_PLL8
, 1, 2, 51 },
715 { 24000000, P_PLL8
, 4, 1, 4 },
716 { 25600000, P_PLL8
, 1, 1, 15 },
717 { 27000000, P_PXO
, 1, 0, 0 },
718 { 48000000, P_PLL8
, 4, 1, 2 },
719 { 51200000, P_PLL8
, 1, 2, 15 },
723 static struct clk_rcg gsbi1_qup_src
= {
728 .mnctr_reset_bit
= 7,
729 .mnctr_mode_shift
= 5,
740 .parent_map
= gcc_pxo_pll8_map
,
742 .freq_tbl
= clk_tbl_gsbi_qup
,
744 .enable_reg
= 0x29cc,
745 .enable_mask
= BIT(11),
746 .hw
.init
= &(struct clk_init_data
){
747 .name
= "gsbi1_qup_src",
748 .parent_names
= gcc_pxo_pll8
,
751 .flags
= CLK_SET_PARENT_GATE
,
756 static struct clk_branch gsbi1_qup_clk
= {
760 .enable_reg
= 0x29cc,
761 .enable_mask
= BIT(9),
762 .hw
.init
= &(struct clk_init_data
){
763 .name
= "gsbi1_qup_clk",
764 .parent_names
= (const char *[]){ "gsbi1_qup_src" },
766 .ops
= &clk_branch_ops
,
767 .flags
= CLK_SET_RATE_PARENT
,
772 static struct clk_rcg gsbi2_qup_src
= {
777 .mnctr_reset_bit
= 7,
778 .mnctr_mode_shift
= 5,
789 .parent_map
= gcc_pxo_pll8_map
,
791 .freq_tbl
= clk_tbl_gsbi_qup
,
793 .enable_reg
= 0x29ec,
794 .enable_mask
= BIT(11),
795 .hw
.init
= &(struct clk_init_data
){
796 .name
= "gsbi2_qup_src",
797 .parent_names
= gcc_pxo_pll8
,
800 .flags
= CLK_SET_PARENT_GATE
,
805 static struct clk_branch gsbi2_qup_clk
= {
809 .enable_reg
= 0x29ec,
810 .enable_mask
= BIT(9),
811 .hw
.init
= &(struct clk_init_data
){
812 .name
= "gsbi2_qup_clk",
813 .parent_names
= (const char *[]){ "gsbi2_qup_src" },
815 .ops
= &clk_branch_ops
,
816 .flags
= CLK_SET_RATE_PARENT
,
821 static struct clk_rcg gsbi3_qup_src
= {
826 .mnctr_reset_bit
= 7,
827 .mnctr_mode_shift
= 5,
838 .parent_map
= gcc_pxo_pll8_map
,
840 .freq_tbl
= clk_tbl_gsbi_qup
,
842 .enable_reg
= 0x2a0c,
843 .enable_mask
= BIT(11),
844 .hw
.init
= &(struct clk_init_data
){
845 .name
= "gsbi3_qup_src",
846 .parent_names
= gcc_pxo_pll8
,
849 .flags
= CLK_SET_PARENT_GATE
,
854 static struct clk_branch gsbi3_qup_clk
= {
858 .enable_reg
= 0x2a0c,
859 .enable_mask
= BIT(9),
860 .hw
.init
= &(struct clk_init_data
){
861 .name
= "gsbi3_qup_clk",
862 .parent_names
= (const char *[]){ "gsbi3_qup_src" },
864 .ops
= &clk_branch_ops
,
865 .flags
= CLK_SET_RATE_PARENT
,
870 static struct clk_rcg gsbi4_qup_src
= {
875 .mnctr_reset_bit
= 7,
876 .mnctr_mode_shift
= 5,
887 .parent_map
= gcc_pxo_pll8_map
,
889 .freq_tbl
= clk_tbl_gsbi_qup
,
891 .enable_reg
= 0x2a2c,
892 .enable_mask
= BIT(11),
893 .hw
.init
= &(struct clk_init_data
){
894 .name
= "gsbi4_qup_src",
895 .parent_names
= gcc_pxo_pll8
,
898 .flags
= CLK_SET_PARENT_GATE
,
903 static struct clk_branch gsbi4_qup_clk
= {
907 .enable_reg
= 0x2a2c,
908 .enable_mask
= BIT(9),
909 .hw
.init
= &(struct clk_init_data
){
910 .name
= "gsbi4_qup_clk",
911 .parent_names
= (const char *[]){ "gsbi4_qup_src" },
913 .ops
= &clk_branch_ops
,
914 .flags
= CLK_SET_RATE_PARENT
,
919 static struct clk_rcg gsbi5_qup_src
= {
924 .mnctr_reset_bit
= 7,
925 .mnctr_mode_shift
= 5,
936 .parent_map
= gcc_pxo_pll8_map
,
938 .freq_tbl
= clk_tbl_gsbi_qup
,
940 .enable_reg
= 0x2a4c,
941 .enable_mask
= BIT(11),
942 .hw
.init
= &(struct clk_init_data
){
943 .name
= "gsbi5_qup_src",
944 .parent_names
= gcc_pxo_pll8
,
947 .flags
= CLK_SET_PARENT_GATE
,
952 static struct clk_branch gsbi5_qup_clk
= {
956 .enable_reg
= 0x2a4c,
957 .enable_mask
= BIT(9),
958 .hw
.init
= &(struct clk_init_data
){
959 .name
= "gsbi5_qup_clk",
960 .parent_names
= (const char *[]){ "gsbi5_qup_src" },
962 .ops
= &clk_branch_ops
,
963 .flags
= CLK_SET_RATE_PARENT
,
968 static struct clk_rcg gsbi6_qup_src
= {
973 .mnctr_reset_bit
= 7,
974 .mnctr_mode_shift
= 5,
985 .parent_map
= gcc_pxo_pll8_map
,
987 .freq_tbl
= clk_tbl_gsbi_qup
,
989 .enable_reg
= 0x2a6c,
990 .enable_mask
= BIT(11),
991 .hw
.init
= &(struct clk_init_data
){
992 .name
= "gsbi6_qup_src",
993 .parent_names
= gcc_pxo_pll8
,
996 .flags
= CLK_SET_PARENT_GATE
,
1001 static struct clk_branch gsbi6_qup_clk
= {
1005 .enable_reg
= 0x2a6c,
1006 .enable_mask
= BIT(9),
1007 .hw
.init
= &(struct clk_init_data
){
1008 .name
= "gsbi6_qup_clk",
1009 .parent_names
= (const char *[]){ "gsbi6_qup_src" },
1011 .ops
= &clk_branch_ops
,
1012 .flags
= CLK_SET_RATE_PARENT
,
1017 static struct clk_rcg gsbi7_qup_src
= {
1022 .mnctr_reset_bit
= 7,
1023 .mnctr_mode_shift
= 5,
1034 .parent_map
= gcc_pxo_pll8_map
,
1036 .freq_tbl
= clk_tbl_gsbi_qup
,
1038 .enable_reg
= 0x2a8c,
1039 .enable_mask
= BIT(11),
1040 .hw
.init
= &(struct clk_init_data
){
1041 .name
= "gsbi7_qup_src",
1042 .parent_names
= gcc_pxo_pll8
,
1044 .ops
= &clk_rcg_ops
,
1045 .flags
= CLK_SET_PARENT_GATE
,
1050 static struct clk_branch gsbi7_qup_clk
= {
1054 .enable_reg
= 0x2a8c,
1055 .enable_mask
= BIT(9),
1056 .hw
.init
= &(struct clk_init_data
){
1057 .name
= "gsbi7_qup_clk",
1058 .parent_names
= (const char *[]){ "gsbi7_qup_src" },
1060 .ops
= &clk_branch_ops
,
1061 .flags
= CLK_SET_RATE_PARENT
,
1066 static struct clk_rcg gsbi8_qup_src
= {
1071 .mnctr_reset_bit
= 7,
1072 .mnctr_mode_shift
= 5,
1083 .parent_map
= gcc_pxo_pll8_map
,
1085 .freq_tbl
= clk_tbl_gsbi_qup
,
1087 .enable_reg
= 0x2aac,
1088 .enable_mask
= BIT(11),
1089 .hw
.init
= &(struct clk_init_data
){
1090 .name
= "gsbi8_qup_src",
1091 .parent_names
= gcc_pxo_pll8
,
1093 .ops
= &clk_rcg_ops
,
1094 .flags
= CLK_SET_PARENT_GATE
,
1099 static struct clk_branch gsbi8_qup_clk
= {
1103 .enable_reg
= 0x2aac,
1104 .enable_mask
= BIT(9),
1105 .hw
.init
= &(struct clk_init_data
){
1106 .name
= "gsbi8_qup_clk",
1107 .parent_names
= (const char *[]){ "gsbi8_qup_src" },
1109 .ops
= &clk_branch_ops
,
1110 .flags
= CLK_SET_RATE_PARENT
,
1115 static struct clk_rcg gsbi9_qup_src
= {
1120 .mnctr_reset_bit
= 7,
1121 .mnctr_mode_shift
= 5,
1132 .parent_map
= gcc_pxo_pll8_map
,
1134 .freq_tbl
= clk_tbl_gsbi_qup
,
1136 .enable_reg
= 0x2acc,
1137 .enable_mask
= BIT(11),
1138 .hw
.init
= &(struct clk_init_data
){
1139 .name
= "gsbi9_qup_src",
1140 .parent_names
= gcc_pxo_pll8
,
1142 .ops
= &clk_rcg_ops
,
1143 .flags
= CLK_SET_PARENT_GATE
,
1148 static struct clk_branch gsbi9_qup_clk
= {
1152 .enable_reg
= 0x2acc,
1153 .enable_mask
= BIT(9),
1154 .hw
.init
= &(struct clk_init_data
){
1155 .name
= "gsbi9_qup_clk",
1156 .parent_names
= (const char *[]){ "gsbi9_qup_src" },
1158 .ops
= &clk_branch_ops
,
1159 .flags
= CLK_SET_RATE_PARENT
,
1164 static struct clk_rcg gsbi10_qup_src
= {
1169 .mnctr_reset_bit
= 7,
1170 .mnctr_mode_shift
= 5,
1181 .parent_map
= gcc_pxo_pll8_map
,
1183 .freq_tbl
= clk_tbl_gsbi_qup
,
1185 .enable_reg
= 0x2aec,
1186 .enable_mask
= BIT(11),
1187 .hw
.init
= &(struct clk_init_data
){
1188 .name
= "gsbi10_qup_src",
1189 .parent_names
= gcc_pxo_pll8
,
1191 .ops
= &clk_rcg_ops
,
1192 .flags
= CLK_SET_PARENT_GATE
,
1197 static struct clk_branch gsbi10_qup_clk
= {
1201 .enable_reg
= 0x2aec,
1202 .enable_mask
= BIT(9),
1203 .hw
.init
= &(struct clk_init_data
){
1204 .name
= "gsbi10_qup_clk",
1205 .parent_names
= (const char *[]){ "gsbi10_qup_src" },
1207 .ops
= &clk_branch_ops
,
1208 .flags
= CLK_SET_RATE_PARENT
,
1213 static struct clk_rcg gsbi11_qup_src
= {
1218 .mnctr_reset_bit
= 7,
1219 .mnctr_mode_shift
= 5,
1230 .parent_map
= gcc_pxo_pll8_map
,
1232 .freq_tbl
= clk_tbl_gsbi_qup
,
1234 .enable_reg
= 0x2b0c,
1235 .enable_mask
= BIT(11),
1236 .hw
.init
= &(struct clk_init_data
){
1237 .name
= "gsbi11_qup_src",
1238 .parent_names
= gcc_pxo_pll8
,
1240 .ops
= &clk_rcg_ops
,
1241 .flags
= CLK_SET_PARENT_GATE
,
1246 static struct clk_branch gsbi11_qup_clk
= {
1250 .enable_reg
= 0x2b0c,
1251 .enable_mask
= BIT(9),
1252 .hw
.init
= &(struct clk_init_data
){
1253 .name
= "gsbi11_qup_clk",
1254 .parent_names
= (const char *[]){ "gsbi11_qup_src" },
1256 .ops
= &clk_branch_ops
,
1257 .flags
= CLK_SET_RATE_PARENT
,
1262 static struct clk_rcg gsbi12_qup_src
= {
1267 .mnctr_reset_bit
= 7,
1268 .mnctr_mode_shift
= 5,
1279 .parent_map
= gcc_pxo_pll8_map
,
1281 .freq_tbl
= clk_tbl_gsbi_qup
,
1283 .enable_reg
= 0x2b2c,
1284 .enable_mask
= BIT(11),
1285 .hw
.init
= &(struct clk_init_data
){
1286 .name
= "gsbi12_qup_src",
1287 .parent_names
= gcc_pxo_pll8
,
1289 .ops
= &clk_rcg_ops
,
1290 .flags
= CLK_SET_PARENT_GATE
,
1295 static struct clk_branch gsbi12_qup_clk
= {
1299 .enable_reg
= 0x2b2c,
1300 .enable_mask
= BIT(9),
1301 .hw
.init
= &(struct clk_init_data
){
1302 .name
= "gsbi12_qup_clk",
1303 .parent_names
= (const char *[]){ "gsbi12_qup_src" },
1305 .ops
= &clk_branch_ops
,
1306 .flags
= CLK_SET_RATE_PARENT
,
1311 static const struct freq_tbl clk_tbl_gp
[] = {
1312 { 9600000, P_CXO
, 2, 0, 0 },
1313 { 13500000, P_PXO
, 2, 0, 0 },
1314 { 19200000, P_CXO
, 1, 0, 0 },
1315 { 27000000, P_PXO
, 1, 0, 0 },
1316 { 64000000, P_PLL8
, 2, 1, 3 },
1317 { 76800000, P_PLL8
, 1, 1, 5 },
1318 { 96000000, P_PLL8
, 4, 0, 0 },
1319 { 128000000, P_PLL8
, 3, 0, 0 },
1320 { 192000000, P_PLL8
, 2, 0, 0 },
1324 static struct clk_rcg gp0_src
= {
1329 .mnctr_reset_bit
= 7,
1330 .mnctr_mode_shift
= 5,
1341 .parent_map
= gcc_pxo_pll8_cxo_map
,
1343 .freq_tbl
= clk_tbl_gp
,
1345 .enable_reg
= 0x2d24,
1346 .enable_mask
= BIT(11),
1347 .hw
.init
= &(struct clk_init_data
){
1349 .parent_names
= gcc_pxo_pll8_cxo
,
1351 .ops
= &clk_rcg_ops
,
1352 .flags
= CLK_SET_PARENT_GATE
,
1357 static struct clk_branch gp0_clk
= {
1361 .enable_reg
= 0x2d24,
1362 .enable_mask
= BIT(9),
1363 .hw
.init
= &(struct clk_init_data
){
1365 .parent_names
= (const char *[]){ "gp0_src" },
1367 .ops
= &clk_branch_ops
,
1368 .flags
= CLK_SET_RATE_PARENT
,
1373 static struct clk_rcg gp1_src
= {
1378 .mnctr_reset_bit
= 7,
1379 .mnctr_mode_shift
= 5,
1390 .parent_map
= gcc_pxo_pll8_cxo_map
,
1392 .freq_tbl
= clk_tbl_gp
,
1394 .enable_reg
= 0x2d44,
1395 .enable_mask
= BIT(11),
1396 .hw
.init
= &(struct clk_init_data
){
1398 .parent_names
= gcc_pxo_pll8_cxo
,
1400 .ops
= &clk_rcg_ops
,
1401 .flags
= CLK_SET_RATE_GATE
,
1406 static struct clk_branch gp1_clk
= {
1410 .enable_reg
= 0x2d44,
1411 .enable_mask
= BIT(9),
1412 .hw
.init
= &(struct clk_init_data
){
1414 .parent_names
= (const char *[]){ "gp1_src" },
1416 .ops
= &clk_branch_ops
,
1417 .flags
= CLK_SET_RATE_PARENT
,
1422 static struct clk_rcg gp2_src
= {
1427 .mnctr_reset_bit
= 7,
1428 .mnctr_mode_shift
= 5,
1439 .parent_map
= gcc_pxo_pll8_cxo_map
,
1441 .freq_tbl
= clk_tbl_gp
,
1443 .enable_reg
= 0x2d64,
1444 .enable_mask
= BIT(11),
1445 .hw
.init
= &(struct clk_init_data
){
1447 .parent_names
= gcc_pxo_pll8_cxo
,
1449 .ops
= &clk_rcg_ops
,
1450 .flags
= CLK_SET_RATE_GATE
,
1455 static struct clk_branch gp2_clk
= {
1459 .enable_reg
= 0x2d64,
1460 .enable_mask
= BIT(9),
1461 .hw
.init
= &(struct clk_init_data
){
1463 .parent_names
= (const char *[]){ "gp2_src" },
1465 .ops
= &clk_branch_ops
,
1466 .flags
= CLK_SET_RATE_PARENT
,
1471 static struct clk_branch pmem_clk
= {
1477 .enable_reg
= 0x25a0,
1478 .enable_mask
= BIT(4),
1479 .hw
.init
= &(struct clk_init_data
){
1481 .ops
= &clk_branch_ops
,
1486 static struct clk_rcg prng_src
= {
1494 .parent_map
= gcc_pxo_pll8_map
,
1497 .init
= &(struct clk_init_data
){
1499 .parent_names
= gcc_pxo_pll8
,
1501 .ops
= &clk_rcg_ops
,
1506 static struct clk_branch prng_clk
= {
1508 .halt_check
= BRANCH_HALT_VOTED
,
1511 .enable_reg
= 0x3080,
1512 .enable_mask
= BIT(10),
1513 .hw
.init
= &(struct clk_init_data
){
1515 .parent_names
= (const char *[]){ "prng_src" },
1517 .ops
= &clk_branch_ops
,
1522 static const struct freq_tbl clk_tbl_sdc
[] = {
1523 { 144000, P_PXO
, 3, 2, 125 },
1524 { 400000, P_PLL8
, 4, 1, 240 },
1525 { 16000000, P_PLL8
, 4, 1, 6 },
1526 { 17070000, P_PLL8
, 1, 2, 45 },
1527 { 20210000, P_PLL8
, 1, 1, 19 },
1528 { 24000000, P_PLL8
, 4, 1, 4 },
1529 { 48000000, P_PLL8
, 4, 1, 2 },
1533 static struct clk_rcg sdc1_src
= {
1538 .mnctr_reset_bit
= 7,
1539 .mnctr_mode_shift
= 5,
1550 .parent_map
= gcc_pxo_pll8_map
,
1552 .freq_tbl
= clk_tbl_sdc
,
1554 .enable_reg
= 0x282c,
1555 .enable_mask
= BIT(11),
1556 .hw
.init
= &(struct clk_init_data
){
1558 .parent_names
= gcc_pxo_pll8
,
1560 .ops
= &clk_rcg_ops
,
1565 static struct clk_branch sdc1_clk
= {
1569 .enable_reg
= 0x282c,
1570 .enable_mask
= BIT(9),
1571 .hw
.init
= &(struct clk_init_data
){
1573 .parent_names
= (const char *[]){ "sdc1_src" },
1575 .ops
= &clk_branch_ops
,
1576 .flags
= CLK_SET_RATE_PARENT
,
1581 static struct clk_rcg sdc2_src
= {
1586 .mnctr_reset_bit
= 7,
1587 .mnctr_mode_shift
= 5,
1598 .parent_map
= gcc_pxo_pll8_map
,
1600 .freq_tbl
= clk_tbl_sdc
,
1602 .enable_reg
= 0x284c,
1603 .enable_mask
= BIT(11),
1604 .hw
.init
= &(struct clk_init_data
){
1606 .parent_names
= gcc_pxo_pll8
,
1608 .ops
= &clk_rcg_ops
,
1613 static struct clk_branch sdc2_clk
= {
1617 .enable_reg
= 0x284c,
1618 .enable_mask
= BIT(9),
1619 .hw
.init
= &(struct clk_init_data
){
1621 .parent_names
= (const char *[]){ "sdc2_src" },
1623 .ops
= &clk_branch_ops
,
1624 .flags
= CLK_SET_RATE_PARENT
,
1629 static struct clk_rcg sdc3_src
= {
1634 .mnctr_reset_bit
= 7,
1635 .mnctr_mode_shift
= 5,
1646 .parent_map
= gcc_pxo_pll8_map
,
1648 .freq_tbl
= clk_tbl_sdc
,
1650 .enable_reg
= 0x286c,
1651 .enable_mask
= BIT(11),
1652 .hw
.init
= &(struct clk_init_data
){
1654 .parent_names
= gcc_pxo_pll8
,
1656 .ops
= &clk_rcg_ops
,
1661 static struct clk_branch sdc3_clk
= {
1665 .enable_reg
= 0x286c,
1666 .enable_mask
= BIT(9),
1667 .hw
.init
= &(struct clk_init_data
){
1669 .parent_names
= (const char *[]){ "sdc3_src" },
1671 .ops
= &clk_branch_ops
,
1672 .flags
= CLK_SET_RATE_PARENT
,
1677 static struct clk_rcg sdc4_src
= {
1682 .mnctr_reset_bit
= 7,
1683 .mnctr_mode_shift
= 5,
1694 .parent_map
= gcc_pxo_pll8_map
,
1696 .freq_tbl
= clk_tbl_sdc
,
1698 .enable_reg
= 0x288c,
1699 .enable_mask
= BIT(11),
1700 .hw
.init
= &(struct clk_init_data
){
1702 .parent_names
= gcc_pxo_pll8
,
1704 .ops
= &clk_rcg_ops
,
1709 static struct clk_branch sdc4_clk
= {
1713 .enable_reg
= 0x288c,
1714 .enable_mask
= BIT(9),
1715 .hw
.init
= &(struct clk_init_data
){
1717 .parent_names
= (const char *[]){ "sdc4_src" },
1719 .ops
= &clk_branch_ops
,
1720 .flags
= CLK_SET_RATE_PARENT
,
1725 static struct clk_rcg sdc5_src
= {
1730 .mnctr_reset_bit
= 7,
1731 .mnctr_mode_shift
= 5,
1742 .parent_map
= gcc_pxo_pll8_map
,
1744 .freq_tbl
= clk_tbl_sdc
,
1746 .enable_reg
= 0x28ac,
1747 .enable_mask
= BIT(11),
1748 .hw
.init
= &(struct clk_init_data
){
1750 .parent_names
= gcc_pxo_pll8
,
1752 .ops
= &clk_rcg_ops
,
1757 static struct clk_branch sdc5_clk
= {
1761 .enable_reg
= 0x28ac,
1762 .enable_mask
= BIT(9),
1763 .hw
.init
= &(struct clk_init_data
){
1765 .parent_names
= (const char *[]){ "sdc5_src" },
1767 .ops
= &clk_branch_ops
,
1768 .flags
= CLK_SET_RATE_PARENT
,
1773 static const struct freq_tbl clk_tbl_tsif_ref
[] = {
1774 { 105000, P_PXO
, 1, 1, 256 },
1778 static struct clk_rcg tsif_ref_src
= {
1783 .mnctr_reset_bit
= 7,
1784 .mnctr_mode_shift
= 5,
1795 .parent_map
= gcc_pxo_pll8_map
,
1797 .freq_tbl
= clk_tbl_tsif_ref
,
1799 .enable_reg
= 0x2710,
1800 .enable_mask
= BIT(11),
1801 .hw
.init
= &(struct clk_init_data
){
1802 .name
= "tsif_ref_src",
1803 .parent_names
= gcc_pxo_pll8
,
1805 .ops
= &clk_rcg_ops
,
1806 .flags
= CLK_SET_RATE_GATE
,
1811 static struct clk_branch tsif_ref_clk
= {
1815 .enable_reg
= 0x2710,
1816 .enable_mask
= BIT(9),
1817 .hw
.init
= &(struct clk_init_data
){
1818 .name
= "tsif_ref_clk",
1819 .parent_names
= (const char *[]){ "tsif_ref_src" },
1821 .ops
= &clk_branch_ops
,
1822 .flags
= CLK_SET_RATE_PARENT
,
1827 static const struct freq_tbl clk_tbl_usb
[] = {
1828 { 60000000, P_PLL8
, 1, 5, 32 },
1832 static struct clk_rcg usb_hs1_xcvr_src
= {
1837 .mnctr_reset_bit
= 7,
1838 .mnctr_mode_shift
= 5,
1849 .parent_map
= gcc_pxo_pll8_map
,
1851 .freq_tbl
= clk_tbl_usb
,
1853 .enable_reg
= 0x290c,
1854 .enable_mask
= BIT(11),
1855 .hw
.init
= &(struct clk_init_data
){
1856 .name
= "usb_hs1_xcvr_src",
1857 .parent_names
= gcc_pxo_pll8
,
1859 .ops
= &clk_rcg_ops
,
1860 .flags
= CLK_SET_RATE_GATE
,
1865 static struct clk_branch usb_hs1_xcvr_clk
= {
1869 .enable_reg
= 0x290c,
1870 .enable_mask
= BIT(9),
1871 .hw
.init
= &(struct clk_init_data
){
1872 .name
= "usb_hs1_xcvr_clk",
1873 .parent_names
= (const char *[]){ "usb_hs1_xcvr_src" },
1875 .ops
= &clk_branch_ops
,
1876 .flags
= CLK_SET_RATE_PARENT
,
1881 static struct clk_rcg usb_fs1_xcvr_fs_src
= {
1886 .mnctr_reset_bit
= 7,
1887 .mnctr_mode_shift
= 5,
1898 .parent_map
= gcc_pxo_pll8_map
,
1900 .freq_tbl
= clk_tbl_usb
,
1902 .enable_reg
= 0x2968,
1903 .enable_mask
= BIT(11),
1904 .hw
.init
= &(struct clk_init_data
){
1905 .name
= "usb_fs1_xcvr_fs_src",
1906 .parent_names
= gcc_pxo_pll8
,
1908 .ops
= &clk_rcg_ops
,
1909 .flags
= CLK_SET_RATE_GATE
,
1914 static const char * const usb_fs1_xcvr_fs_src_p
[] = { "usb_fs1_xcvr_fs_src" };
1916 static struct clk_branch usb_fs1_xcvr_fs_clk
= {
1920 .enable_reg
= 0x2968,
1921 .enable_mask
= BIT(9),
1922 .hw
.init
= &(struct clk_init_data
){
1923 .name
= "usb_fs1_xcvr_fs_clk",
1924 .parent_names
= usb_fs1_xcvr_fs_src_p
,
1926 .ops
= &clk_branch_ops
,
1927 .flags
= CLK_SET_RATE_PARENT
,
1932 static struct clk_branch usb_fs1_system_clk
= {
1936 .enable_reg
= 0x296c,
1937 .enable_mask
= BIT(4),
1938 .hw
.init
= &(struct clk_init_data
){
1939 .parent_names
= usb_fs1_xcvr_fs_src_p
,
1941 .name
= "usb_fs1_system_clk",
1942 .ops
= &clk_branch_ops
,
1943 .flags
= CLK_SET_RATE_PARENT
,
1948 static struct clk_rcg usb_fs2_xcvr_fs_src
= {
1953 .mnctr_reset_bit
= 7,
1954 .mnctr_mode_shift
= 5,
1965 .parent_map
= gcc_pxo_pll8_map
,
1967 .freq_tbl
= clk_tbl_usb
,
1969 .enable_reg
= 0x2988,
1970 .enable_mask
= BIT(11),
1971 .hw
.init
= &(struct clk_init_data
){
1972 .name
= "usb_fs2_xcvr_fs_src",
1973 .parent_names
= gcc_pxo_pll8
,
1975 .ops
= &clk_rcg_ops
,
1976 .flags
= CLK_SET_RATE_GATE
,
1981 static const char * const usb_fs2_xcvr_fs_src_p
[] = { "usb_fs2_xcvr_fs_src" };
1983 static struct clk_branch usb_fs2_xcvr_fs_clk
= {
1987 .enable_reg
= 0x2988,
1988 .enable_mask
= BIT(9),
1989 .hw
.init
= &(struct clk_init_data
){
1990 .name
= "usb_fs2_xcvr_fs_clk",
1991 .parent_names
= usb_fs2_xcvr_fs_src_p
,
1993 .ops
= &clk_branch_ops
,
1994 .flags
= CLK_SET_RATE_PARENT
,
1999 static struct clk_branch usb_fs2_system_clk
= {
2003 .enable_reg
= 0x298c,
2004 .enable_mask
= BIT(4),
2005 .hw
.init
= &(struct clk_init_data
){
2006 .name
= "usb_fs2_system_clk",
2007 .parent_names
= usb_fs2_xcvr_fs_src_p
,
2009 .ops
= &clk_branch_ops
,
2010 .flags
= CLK_SET_RATE_PARENT
,
2015 static struct clk_branch gsbi1_h_clk
= {
2019 .enable_reg
= 0x29c0,
2020 .enable_mask
= BIT(4),
2021 .hw
.init
= &(struct clk_init_data
){
2022 .name
= "gsbi1_h_clk",
2023 .ops
= &clk_branch_ops
,
2028 static struct clk_branch gsbi2_h_clk
= {
2032 .enable_reg
= 0x29e0,
2033 .enable_mask
= BIT(4),
2034 .hw
.init
= &(struct clk_init_data
){
2035 .name
= "gsbi2_h_clk",
2036 .ops
= &clk_branch_ops
,
2041 static struct clk_branch gsbi3_h_clk
= {
2045 .enable_reg
= 0x2a00,
2046 .enable_mask
= BIT(4),
2047 .hw
.init
= &(struct clk_init_data
){
2048 .name
= "gsbi3_h_clk",
2049 .ops
= &clk_branch_ops
,
2054 static struct clk_branch gsbi4_h_clk
= {
2058 .enable_reg
= 0x2a20,
2059 .enable_mask
= BIT(4),
2060 .hw
.init
= &(struct clk_init_data
){
2061 .name
= "gsbi4_h_clk",
2062 .ops
= &clk_branch_ops
,
2067 static struct clk_branch gsbi5_h_clk
= {
2071 .enable_reg
= 0x2a40,
2072 .enable_mask
= BIT(4),
2073 .hw
.init
= &(struct clk_init_data
){
2074 .name
= "gsbi5_h_clk",
2075 .ops
= &clk_branch_ops
,
2080 static struct clk_branch gsbi6_h_clk
= {
2084 .enable_reg
= 0x2a60,
2085 .enable_mask
= BIT(4),
2086 .hw
.init
= &(struct clk_init_data
){
2087 .name
= "gsbi6_h_clk",
2088 .ops
= &clk_branch_ops
,
2093 static struct clk_branch gsbi7_h_clk
= {
2097 .enable_reg
= 0x2a80,
2098 .enable_mask
= BIT(4),
2099 .hw
.init
= &(struct clk_init_data
){
2100 .name
= "gsbi7_h_clk",
2101 .ops
= &clk_branch_ops
,
2106 static struct clk_branch gsbi8_h_clk
= {
2110 .enable_reg
= 0x2aa0,
2111 .enable_mask
= BIT(4),
2112 .hw
.init
= &(struct clk_init_data
){
2113 .name
= "gsbi8_h_clk",
2114 .ops
= &clk_branch_ops
,
2119 static struct clk_branch gsbi9_h_clk
= {
2123 .enable_reg
= 0x2ac0,
2124 .enable_mask
= BIT(4),
2125 .hw
.init
= &(struct clk_init_data
){
2126 .name
= "gsbi9_h_clk",
2127 .ops
= &clk_branch_ops
,
2132 static struct clk_branch gsbi10_h_clk
= {
2136 .enable_reg
= 0x2ae0,
2137 .enable_mask
= BIT(4),
2138 .hw
.init
= &(struct clk_init_data
){
2139 .name
= "gsbi10_h_clk",
2140 .ops
= &clk_branch_ops
,
2145 static struct clk_branch gsbi11_h_clk
= {
2149 .enable_reg
= 0x2b00,
2150 .enable_mask
= BIT(4),
2151 .hw
.init
= &(struct clk_init_data
){
2152 .name
= "gsbi11_h_clk",
2153 .ops
= &clk_branch_ops
,
2158 static struct clk_branch gsbi12_h_clk
= {
2162 .enable_reg
= 0x2b20,
2163 .enable_mask
= BIT(4),
2164 .hw
.init
= &(struct clk_init_data
){
2165 .name
= "gsbi12_h_clk",
2166 .ops
= &clk_branch_ops
,
2171 static struct clk_branch tsif_h_clk
= {
2175 .enable_reg
= 0x2700,
2176 .enable_mask
= BIT(4),
2177 .hw
.init
= &(struct clk_init_data
){
2178 .name
= "tsif_h_clk",
2179 .ops
= &clk_branch_ops
,
2184 static struct clk_branch usb_fs1_h_clk
= {
2188 .enable_reg
= 0x2960,
2189 .enable_mask
= BIT(4),
2190 .hw
.init
= &(struct clk_init_data
){
2191 .name
= "usb_fs1_h_clk",
2192 .ops
= &clk_branch_ops
,
2197 static struct clk_branch usb_fs2_h_clk
= {
2201 .enable_reg
= 0x2980,
2202 .enable_mask
= BIT(4),
2203 .hw
.init
= &(struct clk_init_data
){
2204 .name
= "usb_fs2_h_clk",
2205 .ops
= &clk_branch_ops
,
2210 static struct clk_branch usb_hs1_h_clk
= {
2214 .enable_reg
= 0x2900,
2215 .enable_mask
= BIT(4),
2216 .hw
.init
= &(struct clk_init_data
){
2217 .name
= "usb_hs1_h_clk",
2218 .ops
= &clk_branch_ops
,
2223 static struct clk_branch sdc1_h_clk
= {
2227 .enable_reg
= 0x2820,
2228 .enable_mask
= BIT(4),
2229 .hw
.init
= &(struct clk_init_data
){
2230 .name
= "sdc1_h_clk",
2231 .ops
= &clk_branch_ops
,
2236 static struct clk_branch sdc2_h_clk
= {
2240 .enable_reg
= 0x2840,
2241 .enable_mask
= BIT(4),
2242 .hw
.init
= &(struct clk_init_data
){
2243 .name
= "sdc2_h_clk",
2244 .ops
= &clk_branch_ops
,
2249 static struct clk_branch sdc3_h_clk
= {
2253 .enable_reg
= 0x2860,
2254 .enable_mask
= BIT(4),
2255 .hw
.init
= &(struct clk_init_data
){
2256 .name
= "sdc3_h_clk",
2257 .ops
= &clk_branch_ops
,
2262 static struct clk_branch sdc4_h_clk
= {
2266 .enable_reg
= 0x2880,
2267 .enable_mask
= BIT(4),
2268 .hw
.init
= &(struct clk_init_data
){
2269 .name
= "sdc4_h_clk",
2270 .ops
= &clk_branch_ops
,
2275 static struct clk_branch sdc5_h_clk
= {
2279 .enable_reg
= 0x28a0,
2280 .enable_mask
= BIT(4),
2281 .hw
.init
= &(struct clk_init_data
){
2282 .name
= "sdc5_h_clk",
2283 .ops
= &clk_branch_ops
,
2288 static struct clk_branch ebi2_2x_clk
= {
2292 .enable_reg
= 0x2660,
2293 .enable_mask
= BIT(4),
2294 .hw
.init
= &(struct clk_init_data
){
2295 .name
= "ebi2_2x_clk",
2296 .ops
= &clk_branch_ops
,
2301 static struct clk_branch ebi2_clk
= {
2305 .enable_reg
= 0x2664,
2306 .enable_mask
= BIT(4),
2307 .hw
.init
= &(struct clk_init_data
){
2309 .ops
= &clk_branch_ops
,
2314 static struct clk_branch adm0_clk
= {
2316 .halt_check
= BRANCH_HALT_VOTED
,
2319 .enable_reg
= 0x3080,
2320 .enable_mask
= BIT(2),
2321 .hw
.init
= &(struct clk_init_data
){
2323 .ops
= &clk_branch_ops
,
2328 static struct clk_branch adm0_pbus_clk
= {
2330 .halt_check
= BRANCH_HALT_VOTED
,
2333 .enable_reg
= 0x3080,
2334 .enable_mask
= BIT(3),
2335 .hw
.init
= &(struct clk_init_data
){
2336 .name
= "adm0_pbus_clk",
2337 .ops
= &clk_branch_ops
,
2342 static struct clk_branch adm1_clk
= {
2345 .halt_check
= BRANCH_HALT_VOTED
,
2347 .enable_reg
= 0x3080,
2348 .enable_mask
= BIT(4),
2349 .hw
.init
= &(struct clk_init_data
){
2351 .ops
= &clk_branch_ops
,
2356 static struct clk_branch adm1_pbus_clk
= {
2359 .halt_check
= BRANCH_HALT_VOTED
,
2361 .enable_reg
= 0x3080,
2362 .enable_mask
= BIT(5),
2363 .hw
.init
= &(struct clk_init_data
){
2364 .name
= "adm1_pbus_clk",
2365 .ops
= &clk_branch_ops
,
2370 static struct clk_branch modem_ahb1_h_clk
= {
2373 .halt_check
= BRANCH_HALT_VOTED
,
2375 .enable_reg
= 0x3080,
2376 .enable_mask
= BIT(0),
2377 .hw
.init
= &(struct clk_init_data
){
2378 .name
= "modem_ahb1_h_clk",
2379 .ops
= &clk_branch_ops
,
2384 static struct clk_branch modem_ahb2_h_clk
= {
2387 .halt_check
= BRANCH_HALT_VOTED
,
2389 .enable_reg
= 0x3080,
2390 .enable_mask
= BIT(1),
2391 .hw
.init
= &(struct clk_init_data
){
2392 .name
= "modem_ahb2_h_clk",
2393 .ops
= &clk_branch_ops
,
2398 static struct clk_branch pmic_arb0_h_clk
= {
2400 .halt_check
= BRANCH_HALT_VOTED
,
2403 .enable_reg
= 0x3080,
2404 .enable_mask
= BIT(8),
2405 .hw
.init
= &(struct clk_init_data
){
2406 .name
= "pmic_arb0_h_clk",
2407 .ops
= &clk_branch_ops
,
2412 static struct clk_branch pmic_arb1_h_clk
= {
2414 .halt_check
= BRANCH_HALT_VOTED
,
2417 .enable_reg
= 0x3080,
2418 .enable_mask
= BIT(9),
2419 .hw
.init
= &(struct clk_init_data
){
2420 .name
= "pmic_arb1_h_clk",
2421 .ops
= &clk_branch_ops
,
2426 static struct clk_branch pmic_ssbi2_clk
= {
2428 .halt_check
= BRANCH_HALT_VOTED
,
2431 .enable_reg
= 0x3080,
2432 .enable_mask
= BIT(7),
2433 .hw
.init
= &(struct clk_init_data
){
2434 .name
= "pmic_ssbi2_clk",
2435 .ops
= &clk_branch_ops
,
2440 static struct clk_branch rpm_msg_ram_h_clk
= {
2444 .halt_check
= BRANCH_HALT_VOTED
,
2447 .enable_reg
= 0x3080,
2448 .enable_mask
= BIT(6),
2449 .hw
.init
= &(struct clk_init_data
){
2450 .name
= "rpm_msg_ram_h_clk",
2451 .ops
= &clk_branch_ops
,
2456 static struct clk_regmap
*gcc_msm8660_clks
[] = {
2457 [PLL8
] = &pll8
.clkr
,
2458 [PLL8_VOTE
] = &pll8_vote
,
2459 [GSBI1_UART_SRC
] = &gsbi1_uart_src
.clkr
,
2460 [GSBI1_UART_CLK
] = &gsbi1_uart_clk
.clkr
,
2461 [GSBI2_UART_SRC
] = &gsbi2_uart_src
.clkr
,
2462 [GSBI2_UART_CLK
] = &gsbi2_uart_clk
.clkr
,
2463 [GSBI3_UART_SRC
] = &gsbi3_uart_src
.clkr
,
2464 [GSBI3_UART_CLK
] = &gsbi3_uart_clk
.clkr
,
2465 [GSBI4_UART_SRC
] = &gsbi4_uart_src
.clkr
,
2466 [GSBI4_UART_CLK
] = &gsbi4_uart_clk
.clkr
,
2467 [GSBI5_UART_SRC
] = &gsbi5_uart_src
.clkr
,
2468 [GSBI5_UART_CLK
] = &gsbi5_uart_clk
.clkr
,
2469 [GSBI6_UART_SRC
] = &gsbi6_uart_src
.clkr
,
2470 [GSBI6_UART_CLK
] = &gsbi6_uart_clk
.clkr
,
2471 [GSBI7_UART_SRC
] = &gsbi7_uart_src
.clkr
,
2472 [GSBI7_UART_CLK
] = &gsbi7_uart_clk
.clkr
,
2473 [GSBI8_UART_SRC
] = &gsbi8_uart_src
.clkr
,
2474 [GSBI8_UART_CLK
] = &gsbi8_uart_clk
.clkr
,
2475 [GSBI9_UART_SRC
] = &gsbi9_uart_src
.clkr
,
2476 [GSBI9_UART_CLK
] = &gsbi9_uart_clk
.clkr
,
2477 [GSBI10_UART_SRC
] = &gsbi10_uart_src
.clkr
,
2478 [GSBI10_UART_CLK
] = &gsbi10_uart_clk
.clkr
,
2479 [GSBI11_UART_SRC
] = &gsbi11_uart_src
.clkr
,
2480 [GSBI11_UART_CLK
] = &gsbi11_uart_clk
.clkr
,
2481 [GSBI12_UART_SRC
] = &gsbi12_uart_src
.clkr
,
2482 [GSBI12_UART_CLK
] = &gsbi12_uart_clk
.clkr
,
2483 [GSBI1_QUP_SRC
] = &gsbi1_qup_src
.clkr
,
2484 [GSBI1_QUP_CLK
] = &gsbi1_qup_clk
.clkr
,
2485 [GSBI2_QUP_SRC
] = &gsbi2_qup_src
.clkr
,
2486 [GSBI2_QUP_CLK
] = &gsbi2_qup_clk
.clkr
,
2487 [GSBI3_QUP_SRC
] = &gsbi3_qup_src
.clkr
,
2488 [GSBI3_QUP_CLK
] = &gsbi3_qup_clk
.clkr
,
2489 [GSBI4_QUP_SRC
] = &gsbi4_qup_src
.clkr
,
2490 [GSBI4_QUP_CLK
] = &gsbi4_qup_clk
.clkr
,
2491 [GSBI5_QUP_SRC
] = &gsbi5_qup_src
.clkr
,
2492 [GSBI5_QUP_CLK
] = &gsbi5_qup_clk
.clkr
,
2493 [GSBI6_QUP_SRC
] = &gsbi6_qup_src
.clkr
,
2494 [GSBI6_QUP_CLK
] = &gsbi6_qup_clk
.clkr
,
2495 [GSBI7_QUP_SRC
] = &gsbi7_qup_src
.clkr
,
2496 [GSBI7_QUP_CLK
] = &gsbi7_qup_clk
.clkr
,
2497 [GSBI8_QUP_SRC
] = &gsbi8_qup_src
.clkr
,
2498 [GSBI8_QUP_CLK
] = &gsbi8_qup_clk
.clkr
,
2499 [GSBI9_QUP_SRC
] = &gsbi9_qup_src
.clkr
,
2500 [GSBI9_QUP_CLK
] = &gsbi9_qup_clk
.clkr
,
2501 [GSBI10_QUP_SRC
] = &gsbi10_qup_src
.clkr
,
2502 [GSBI10_QUP_CLK
] = &gsbi10_qup_clk
.clkr
,
2503 [GSBI11_QUP_SRC
] = &gsbi11_qup_src
.clkr
,
2504 [GSBI11_QUP_CLK
] = &gsbi11_qup_clk
.clkr
,
2505 [GSBI12_QUP_SRC
] = &gsbi12_qup_src
.clkr
,
2506 [GSBI12_QUP_CLK
] = &gsbi12_qup_clk
.clkr
,
2507 [GP0_SRC
] = &gp0_src
.clkr
,
2508 [GP0_CLK
] = &gp0_clk
.clkr
,
2509 [GP1_SRC
] = &gp1_src
.clkr
,
2510 [GP1_CLK
] = &gp1_clk
.clkr
,
2511 [GP2_SRC
] = &gp2_src
.clkr
,
2512 [GP2_CLK
] = &gp2_clk
.clkr
,
2513 [PMEM_CLK
] = &pmem_clk
.clkr
,
2514 [PRNG_SRC
] = &prng_src
.clkr
,
2515 [PRNG_CLK
] = &prng_clk
.clkr
,
2516 [SDC1_SRC
] = &sdc1_src
.clkr
,
2517 [SDC1_CLK
] = &sdc1_clk
.clkr
,
2518 [SDC2_SRC
] = &sdc2_src
.clkr
,
2519 [SDC2_CLK
] = &sdc2_clk
.clkr
,
2520 [SDC3_SRC
] = &sdc3_src
.clkr
,
2521 [SDC3_CLK
] = &sdc3_clk
.clkr
,
2522 [SDC4_SRC
] = &sdc4_src
.clkr
,
2523 [SDC4_CLK
] = &sdc4_clk
.clkr
,
2524 [SDC5_SRC
] = &sdc5_src
.clkr
,
2525 [SDC5_CLK
] = &sdc5_clk
.clkr
,
2526 [TSIF_REF_SRC
] = &tsif_ref_src
.clkr
,
2527 [TSIF_REF_CLK
] = &tsif_ref_clk
.clkr
,
2528 [USB_HS1_XCVR_SRC
] = &usb_hs1_xcvr_src
.clkr
,
2529 [USB_HS1_XCVR_CLK
] = &usb_hs1_xcvr_clk
.clkr
,
2530 [USB_FS1_XCVR_FS_SRC
] = &usb_fs1_xcvr_fs_src
.clkr
,
2531 [USB_FS1_XCVR_FS_CLK
] = &usb_fs1_xcvr_fs_clk
.clkr
,
2532 [USB_FS1_SYSTEM_CLK
] = &usb_fs1_system_clk
.clkr
,
2533 [USB_FS2_XCVR_FS_SRC
] = &usb_fs2_xcvr_fs_src
.clkr
,
2534 [USB_FS2_XCVR_FS_CLK
] = &usb_fs2_xcvr_fs_clk
.clkr
,
2535 [USB_FS2_SYSTEM_CLK
] = &usb_fs2_system_clk
.clkr
,
2536 [GSBI1_H_CLK
] = &gsbi1_h_clk
.clkr
,
2537 [GSBI2_H_CLK
] = &gsbi2_h_clk
.clkr
,
2538 [GSBI3_H_CLK
] = &gsbi3_h_clk
.clkr
,
2539 [GSBI4_H_CLK
] = &gsbi4_h_clk
.clkr
,
2540 [GSBI5_H_CLK
] = &gsbi5_h_clk
.clkr
,
2541 [GSBI6_H_CLK
] = &gsbi6_h_clk
.clkr
,
2542 [GSBI7_H_CLK
] = &gsbi7_h_clk
.clkr
,
2543 [GSBI8_H_CLK
] = &gsbi8_h_clk
.clkr
,
2544 [GSBI9_H_CLK
] = &gsbi9_h_clk
.clkr
,
2545 [GSBI10_H_CLK
] = &gsbi10_h_clk
.clkr
,
2546 [GSBI11_H_CLK
] = &gsbi11_h_clk
.clkr
,
2547 [GSBI12_H_CLK
] = &gsbi12_h_clk
.clkr
,
2548 [TSIF_H_CLK
] = &tsif_h_clk
.clkr
,
2549 [USB_FS1_H_CLK
] = &usb_fs1_h_clk
.clkr
,
2550 [USB_FS2_H_CLK
] = &usb_fs2_h_clk
.clkr
,
2551 [USB_HS1_H_CLK
] = &usb_hs1_h_clk
.clkr
,
2552 [SDC1_H_CLK
] = &sdc1_h_clk
.clkr
,
2553 [SDC2_H_CLK
] = &sdc2_h_clk
.clkr
,
2554 [SDC3_H_CLK
] = &sdc3_h_clk
.clkr
,
2555 [SDC4_H_CLK
] = &sdc4_h_clk
.clkr
,
2556 [SDC5_H_CLK
] = &sdc5_h_clk
.clkr
,
2557 [EBI2_2X_CLK
] = &ebi2_2x_clk
.clkr
,
2558 [EBI2_CLK
] = &ebi2_clk
.clkr
,
2559 [ADM0_CLK
] = &adm0_clk
.clkr
,
2560 [ADM0_PBUS_CLK
] = &adm0_pbus_clk
.clkr
,
2561 [ADM1_CLK
] = &adm1_clk
.clkr
,
2562 [ADM1_PBUS_CLK
] = &adm1_pbus_clk
.clkr
,
2563 [MODEM_AHB1_H_CLK
] = &modem_ahb1_h_clk
.clkr
,
2564 [MODEM_AHB2_H_CLK
] = &modem_ahb2_h_clk
.clkr
,
2565 [PMIC_ARB0_H_CLK
] = &pmic_arb0_h_clk
.clkr
,
2566 [PMIC_ARB1_H_CLK
] = &pmic_arb1_h_clk
.clkr
,
2567 [PMIC_SSBI2_CLK
] = &pmic_ssbi2_clk
.clkr
,
2568 [RPM_MSG_RAM_H_CLK
] = &rpm_msg_ram_h_clk
.clkr
,
2571 static const struct qcom_reset_map gcc_msm8660_resets
[] = {
2572 [AFAB_CORE_RESET
] = { 0x2080, 7 },
2573 [SCSS_SYS_RESET
] = { 0x20b4, 1 },
2574 [SCSS_SYS_POR_RESET
] = { 0x20b4 },
2575 [AFAB_SMPSS_S_RESET
] = { 0x20b8, 2 },
2576 [AFAB_SMPSS_M1_RESET
] = { 0x20b8, 1 },
2577 [AFAB_SMPSS_M0_RESET
] = { 0x20b8 },
2578 [AFAB_EBI1_S_RESET
] = { 0x20c0, 7 },
2579 [SFAB_CORE_RESET
] = { 0x2120, 7 },
2580 [SFAB_ADM0_M0_RESET
] = { 0x21e0, 7 },
2581 [SFAB_ADM0_M1_RESET
] = { 0x21e4, 7 },
2582 [SFAB_ADM0_M2_RESET
] = { 0x21e4, 7 },
2583 [ADM0_C2_RESET
] = { 0x220c, 4 },
2584 [ADM0_C1_RESET
] = { 0x220c, 3 },
2585 [ADM0_C0_RESET
] = { 0x220c, 2 },
2586 [ADM0_PBUS_RESET
] = { 0x220c, 1 },
2587 [ADM0_RESET
] = { 0x220c },
2588 [SFAB_ADM1_M0_RESET
] = { 0x2220, 7 },
2589 [SFAB_ADM1_M1_RESET
] = { 0x2224, 7 },
2590 [SFAB_ADM1_M2_RESET
] = { 0x2228, 7 },
2591 [MMFAB_ADM1_M3_RESET
] = { 0x2240, 7 },
2592 [ADM1_C3_RESET
] = { 0x226c, 5 },
2593 [ADM1_C2_RESET
] = { 0x226c, 4 },
2594 [ADM1_C1_RESET
] = { 0x226c, 3 },
2595 [ADM1_C0_RESET
] = { 0x226c, 2 },
2596 [ADM1_PBUS_RESET
] = { 0x226c, 1 },
2597 [ADM1_RESET
] = { 0x226c },
2598 [IMEM0_RESET
] = { 0x2280, 7 },
2599 [SFAB_LPASS_Q6_RESET
] = { 0x23a0, 7 },
2600 [SFAB_AFAB_M_RESET
] = { 0x23e0, 7 },
2601 [AFAB_SFAB_M0_RESET
] = { 0x2420, 7 },
2602 [AFAB_SFAB_M1_RESET
] = { 0x2424, 7 },
2603 [DFAB_CORE_RESET
] = { 0x24ac, 7 },
2604 [SFAB_DFAB_M_RESET
] = { 0x2500, 7 },
2605 [DFAB_SFAB_M_RESET
] = { 0x2520, 7 },
2606 [DFAB_SWAY0_RESET
] = { 0x2540, 7 },
2607 [DFAB_SWAY1_RESET
] = { 0x2544, 7 },
2608 [DFAB_ARB0_RESET
] = { 0x2560, 7 },
2609 [DFAB_ARB1_RESET
] = { 0x2564, 7 },
2610 [PPSS_PROC_RESET
] = { 0x2594, 1 },
2611 [PPSS_RESET
] = { 0x2594 },
2612 [PMEM_RESET
] = { 0x25a0, 7 },
2613 [DMA_BAM_RESET
] = { 0x25c0, 7 },
2614 [SIC_RESET
] = { 0x25e0, 7 },
2615 [SPS_TIC_RESET
] = { 0x2600, 7 },
2616 [CFBP0_RESET
] = { 0x2650, 7 },
2617 [CFBP1_RESET
] = { 0x2654, 7 },
2618 [CFBP2_RESET
] = { 0x2658, 7 },
2619 [EBI2_RESET
] = { 0x2664, 7 },
2620 [SFAB_CFPB_M_RESET
] = { 0x2680, 7 },
2621 [CFPB_MASTER_RESET
] = { 0x26a0, 7 },
2622 [SFAB_CFPB_S_RESET
] = { 0x26c0, 7 },
2623 [CFPB_SPLITTER_RESET
] = { 0x26e0, 7 },
2624 [TSIF_RESET
] = { 0x2700, 7 },
2625 [CE1_RESET
] = { 0x2720, 7 },
2626 [CE2_RESET
] = { 0x2740, 7 },
2627 [SFAB_SFPB_M_RESET
] = { 0x2780, 7 },
2628 [SFAB_SFPB_S_RESET
] = { 0x27a0, 7 },
2629 [RPM_PROC_RESET
] = { 0x27c0, 7 },
2630 [RPM_BUS_RESET
] = { 0x27c4, 7 },
2631 [RPM_MSG_RAM_RESET
] = { 0x27e0, 7 },
2632 [PMIC_ARB0_RESET
] = { 0x2800, 7 },
2633 [PMIC_ARB1_RESET
] = { 0x2804, 7 },
2634 [PMIC_SSBI2_RESET
] = { 0x280c, 12 },
2635 [SDC1_RESET
] = { 0x2830 },
2636 [SDC2_RESET
] = { 0x2850 },
2637 [SDC3_RESET
] = { 0x2870 },
2638 [SDC4_RESET
] = { 0x2890 },
2639 [SDC5_RESET
] = { 0x28b0 },
2640 [USB_HS1_RESET
] = { 0x2910 },
2641 [USB_HS2_XCVR_RESET
] = { 0x2934, 1 },
2642 [USB_HS2_RESET
] = { 0x2934 },
2643 [USB_FS1_XCVR_RESET
] = { 0x2974, 1 },
2644 [USB_FS1_RESET
] = { 0x2974 },
2645 [USB_FS2_XCVR_RESET
] = { 0x2994, 1 },
2646 [USB_FS2_RESET
] = { 0x2994 },
2647 [GSBI1_RESET
] = { 0x29dc },
2648 [GSBI2_RESET
] = { 0x29fc },
2649 [GSBI3_RESET
] = { 0x2a1c },
2650 [GSBI4_RESET
] = { 0x2a3c },
2651 [GSBI5_RESET
] = { 0x2a5c },
2652 [GSBI6_RESET
] = { 0x2a7c },
2653 [GSBI7_RESET
] = { 0x2a9c },
2654 [GSBI8_RESET
] = { 0x2abc },
2655 [GSBI9_RESET
] = { 0x2adc },
2656 [GSBI10_RESET
] = { 0x2afc },
2657 [GSBI11_RESET
] = { 0x2b1c },
2658 [GSBI12_RESET
] = { 0x2b3c },
2659 [SPDM_RESET
] = { 0x2b6c },
2660 [SEC_CTRL_RESET
] = { 0x2b80, 7 },
2661 [TLMM_H_RESET
] = { 0x2ba0, 7 },
2662 [TLMM_RESET
] = { 0x2ba4, 7 },
2663 [MARRM_PWRON_RESET
] = { 0x2bd4, 1 },
2664 [MARM_RESET
] = { 0x2bd4 },
2665 [MAHB1_RESET
] = { 0x2be4, 7 },
2666 [SFAB_MSS_S_RESET
] = { 0x2c00, 7 },
2667 [MAHB2_RESET
] = { 0x2c20, 7 },
2668 [MODEM_SW_AHB_RESET
] = { 0x2c48, 1 },
2669 [MODEM_RESET
] = { 0x2c48 },
2670 [SFAB_MSS_MDM1_RESET
] = { 0x2c4c, 1 },
2671 [SFAB_MSS_MDM0_RESET
] = { 0x2c4c },
2672 [MSS_SLP_RESET
] = { 0x2c60, 7 },
2673 [MSS_MARM_SAW_RESET
] = { 0x2c68, 1 },
2674 [MSS_WDOG_RESET
] = { 0x2c68 },
2675 [TSSC_RESET
] = { 0x2ca0, 7 },
2676 [PDM_RESET
] = { 0x2cc0, 12 },
2677 [SCSS_CORE0_RESET
] = { 0x2d60, 1 },
2678 [SCSS_CORE0_POR_RESET
] = { 0x2d60 },
2679 [SCSS_CORE1_RESET
] = { 0x2d80, 1 },
2680 [SCSS_CORE1_POR_RESET
] = { 0x2d80 },
2681 [MPM_RESET
] = { 0x2da4, 1 },
2682 [EBI1_1X_DIV_RESET
] = { 0x2dec, 9 },
2683 [EBI1_RESET
] = { 0x2dec, 7 },
2684 [SFAB_SMPSS_S_RESET
] = { 0x2e00, 7 },
2685 [USB_PHY0_RESET
] = { 0x2e20 },
2686 [USB_PHY1_RESET
] = { 0x2e40 },
2687 [PRNG_RESET
] = { 0x2e80, 12 },
2690 static const struct regmap_config gcc_msm8660_regmap_config
= {
2694 .max_register
= 0x363c,
2698 static const struct qcom_cc_desc gcc_msm8660_desc
= {
2699 .config
= &gcc_msm8660_regmap_config
,
2700 .clks
= gcc_msm8660_clks
,
2701 .num_clks
= ARRAY_SIZE(gcc_msm8660_clks
),
2702 .resets
= gcc_msm8660_resets
,
2703 .num_resets
= ARRAY_SIZE(gcc_msm8660_resets
),
2706 static const struct of_device_id gcc_msm8660_match_table
[] = {
2707 { .compatible
= "qcom,gcc-msm8660" },
2710 MODULE_DEVICE_TABLE(of
, gcc_msm8660_match_table
);
2712 static int gcc_msm8660_probe(struct platform_device
*pdev
)
2715 struct device
*dev
= &pdev
->dev
;
2717 ret
= qcom_cc_register_board_clk(dev
, "cxo_board", "cxo", 19200000);
2721 ret
= qcom_cc_register_board_clk(dev
, "pxo_board", "pxo", 27000000);
2725 return qcom_cc_probe(pdev
, &gcc_msm8660_desc
);
2728 static struct platform_driver gcc_msm8660_driver
= {
2729 .probe
= gcc_msm8660_probe
,
2731 .name
= "gcc-msm8660",
2732 .of_match_table
= gcc_msm8660_match_table
,
2736 static int __init
gcc_msm8660_init(void)
2738 return platform_driver_register(&gcc_msm8660_driver
);
2740 core_initcall(gcc_msm8660_init
);
2742 static void __exit
gcc_msm8660_exit(void)
2744 platform_driver_unregister(&gcc_msm8660_driver
);
2746 module_exit(gcc_msm8660_exit
);
2748 MODULE_DESCRIPTION("GCC MSM 8660 Driver");
2749 MODULE_LICENSE("GPL v2");
2750 MODULE_ALIAS("platform:gcc-msm8660");