2 * core.c - DesignWare USB3 DRD Controller Core file
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 #include <linux/module.h>
40 #include <linux/kernel.h>
41 #include <linux/slab.h>
42 #include <linux/spinlock.h>
43 #include <linux/platform_device.h>
44 #include <linux/pm_runtime.h>
45 #include <linux/interrupt.h>
46 #include <linux/ioport.h>
48 #include <linux/list.h>
49 #include <linux/delay.h>
50 #include <linux/dma-mapping.h>
53 #include <linux/usb/otg.h>
54 #include <linux/usb/ch9.h>
55 #include <linux/usb/gadget.h>
63 static char *maximum_speed
= "super";
64 module_param(maximum_speed
, charp
, 0);
65 MODULE_PARM_DESC(maximum_speed
, "Maximum supported speed.");
67 /* -------------------------------------------------------------------------- */
69 void dwc3_set_mode(struct dwc3
*dwc
, u32 mode
)
73 reg
= dwc3_readl(dwc
->regs
, DWC3_GCTL
);
74 reg
&= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG
));
75 reg
|= DWC3_GCTL_PRTCAPDIR(mode
);
76 dwc3_writel(dwc
->regs
, DWC3_GCTL
, reg
);
80 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
81 * @dwc: pointer to our context structure
83 static void dwc3_core_soft_reset(struct dwc3
*dwc
)
87 /* Before Resetting PHY, put Core in Reset */
88 reg
= dwc3_readl(dwc
->regs
, DWC3_GCTL
);
89 reg
|= DWC3_GCTL_CORESOFTRESET
;
90 dwc3_writel(dwc
->regs
, DWC3_GCTL
, reg
);
92 /* Assert USB3 PHY reset */
93 reg
= dwc3_readl(dwc
->regs
, DWC3_GUSB3PIPECTL(0));
94 reg
|= DWC3_GUSB3PIPECTL_PHYSOFTRST
;
95 dwc3_writel(dwc
->regs
, DWC3_GUSB3PIPECTL(0), reg
);
97 /* Assert USB2 PHY reset */
98 reg
= dwc3_readl(dwc
->regs
, DWC3_GUSB2PHYCFG(0));
99 reg
|= DWC3_GUSB2PHYCFG_PHYSOFTRST
;
100 dwc3_writel(dwc
->regs
, DWC3_GUSB2PHYCFG(0), reg
);
102 usb_phy_init(dwc
->usb2_phy
);
103 usb_phy_init(dwc
->usb3_phy
);
106 /* Clear USB3 PHY reset */
107 reg
= dwc3_readl(dwc
->regs
, DWC3_GUSB3PIPECTL(0));
108 reg
&= ~DWC3_GUSB3PIPECTL_PHYSOFTRST
;
109 dwc3_writel(dwc
->regs
, DWC3_GUSB3PIPECTL(0), reg
);
111 /* Clear USB2 PHY reset */
112 reg
= dwc3_readl(dwc
->regs
, DWC3_GUSB2PHYCFG(0));
113 reg
&= ~DWC3_GUSB2PHYCFG_PHYSOFTRST
;
114 dwc3_writel(dwc
->regs
, DWC3_GUSB2PHYCFG(0), reg
);
118 /* After PHYs are stable we can take Core out of reset state */
119 reg
= dwc3_readl(dwc
->regs
, DWC3_GCTL
);
120 reg
&= ~DWC3_GCTL_CORESOFTRESET
;
121 dwc3_writel(dwc
->regs
, DWC3_GCTL
, reg
);
125 * dwc3_free_one_event_buffer - Frees one event buffer
126 * @dwc: Pointer to our controller context structure
127 * @evt: Pointer to event buffer to be freed
129 static void dwc3_free_one_event_buffer(struct dwc3
*dwc
,
130 struct dwc3_event_buffer
*evt
)
132 dma_free_coherent(dwc
->dev
, evt
->length
, evt
->buf
, evt
->dma
);
136 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
137 * @dwc: Pointer to our controller context structure
138 * @length: size of the event buffer
140 * Returns a pointer to the allocated event buffer structure on success
141 * otherwise ERR_PTR(errno).
143 static struct dwc3_event_buffer
*dwc3_alloc_one_event_buffer(struct dwc3
*dwc
, unsigned length
)
145 struct dwc3_event_buffer
*evt
;
147 evt
= devm_kzalloc(dwc
->dev
, sizeof(*evt
), GFP_KERNEL
);
149 return ERR_PTR(-ENOMEM
);
152 evt
->length
= length
;
153 evt
->buf
= dma_alloc_coherent(dwc
->dev
, length
,
154 &evt
->dma
, GFP_KERNEL
);
156 return ERR_PTR(-ENOMEM
);
162 * dwc3_free_event_buffers - frees all allocated event buffers
163 * @dwc: Pointer to our controller context structure
165 static void dwc3_free_event_buffers(struct dwc3
*dwc
)
167 struct dwc3_event_buffer
*evt
;
170 for (i
= 0; i
< dwc
->num_event_buffers
; i
++) {
171 evt
= dwc
->ev_buffs
[i
];
173 dwc3_free_one_event_buffer(dwc
, evt
);
178 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
179 * @dwc: pointer to our controller context structure
180 * @length: size of event buffer
182 * Returns 0 on success otherwise negative errno. In the error case, dwc
183 * may contain some buffers allocated but not all which were requested.
185 static int dwc3_alloc_event_buffers(struct dwc3
*dwc
, unsigned length
)
190 num
= DWC3_NUM_INT(dwc
->hwparams
.hwparams1
);
191 dwc
->num_event_buffers
= num
;
193 dwc
->ev_buffs
= devm_kzalloc(dwc
->dev
, sizeof(*dwc
->ev_buffs
) * num
,
195 if (!dwc
->ev_buffs
) {
196 dev_err(dwc
->dev
, "can't allocate event buffers array\n");
200 for (i
= 0; i
< num
; i
++) {
201 struct dwc3_event_buffer
*evt
;
203 evt
= dwc3_alloc_one_event_buffer(dwc
, length
);
205 dev_err(dwc
->dev
, "can't allocate event buffer\n");
208 dwc
->ev_buffs
[i
] = evt
;
215 * dwc3_event_buffers_setup - setup our allocated event buffers
216 * @dwc: pointer to our controller context structure
218 * Returns 0 on success otherwise negative errno.
220 static int dwc3_event_buffers_setup(struct dwc3
*dwc
)
222 struct dwc3_event_buffer
*evt
;
225 for (n
= 0; n
< dwc
->num_event_buffers
; n
++) {
226 evt
= dwc
->ev_buffs
[n
];
227 dev_dbg(dwc
->dev
, "Event buf %p dma %08llx length %d\n",
228 evt
->buf
, (unsigned long long) evt
->dma
,
233 dwc3_writel(dwc
->regs
, DWC3_GEVNTADRLO(n
),
234 lower_32_bits(evt
->dma
));
235 dwc3_writel(dwc
->regs
, DWC3_GEVNTADRHI(n
),
236 upper_32_bits(evt
->dma
));
237 dwc3_writel(dwc
->regs
, DWC3_GEVNTSIZ(n
),
238 evt
->length
& 0xffff);
239 dwc3_writel(dwc
->regs
, DWC3_GEVNTCOUNT(n
), 0);
245 static void dwc3_event_buffers_cleanup(struct dwc3
*dwc
)
247 struct dwc3_event_buffer
*evt
;
250 for (n
= 0; n
< dwc
->num_event_buffers
; n
++) {
251 evt
= dwc
->ev_buffs
[n
];
255 dwc3_writel(dwc
->regs
, DWC3_GEVNTADRLO(n
), 0);
256 dwc3_writel(dwc
->regs
, DWC3_GEVNTADRHI(n
), 0);
257 dwc3_writel(dwc
->regs
, DWC3_GEVNTSIZ(n
), 0);
258 dwc3_writel(dwc
->regs
, DWC3_GEVNTCOUNT(n
), 0);
262 static void dwc3_cache_hwparams(struct dwc3
*dwc
)
264 struct dwc3_hwparams
*parms
= &dwc
->hwparams
;
266 parms
->hwparams0
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS0
);
267 parms
->hwparams1
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS1
);
268 parms
->hwparams2
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS2
);
269 parms
->hwparams3
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS3
);
270 parms
->hwparams4
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS4
);
271 parms
->hwparams5
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS5
);
272 parms
->hwparams6
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS6
);
273 parms
->hwparams7
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS7
);
274 parms
->hwparams8
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS8
);
278 * dwc3_core_init - Low-level initialization of DWC3 Core
279 * @dwc: Pointer to our controller context structure
281 * Returns 0 on success otherwise negative errno.
283 static int dwc3_core_init(struct dwc3
*dwc
)
285 unsigned long timeout
;
289 reg
= dwc3_readl(dwc
->regs
, DWC3_GSNPSID
);
290 /* This should read as U3 followed by revision number */
291 if ((reg
& DWC3_GSNPSID_MASK
) != 0x55330000) {
292 dev_err(dwc
->dev
, "this is not a DesignWare USB3 DRD Core\n");
298 /* issue device SoftReset too */
299 timeout
= jiffies
+ msecs_to_jiffies(500);
300 dwc3_writel(dwc
->regs
, DWC3_DCTL
, DWC3_DCTL_CSFTRST
);
302 reg
= dwc3_readl(dwc
->regs
, DWC3_DCTL
);
303 if (!(reg
& DWC3_DCTL_CSFTRST
))
306 if (time_after(jiffies
, timeout
)) {
307 dev_err(dwc
->dev
, "Reset Timed Out\n");
315 dwc3_core_soft_reset(dwc
);
317 reg
= dwc3_readl(dwc
->regs
, DWC3_GCTL
);
318 reg
&= ~DWC3_GCTL_SCALEDOWN_MASK
;
319 reg
&= ~DWC3_GCTL_DISSCRAMBLE
;
321 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc
->hwparams
.hwparams1
)) {
322 case DWC3_GHWPARAMS1_EN_PWROPT_CLK
:
323 reg
&= ~DWC3_GCTL_DSBLCLKGTNG
;
326 dev_dbg(dwc
->dev
, "No power optimization available\n");
330 * WORKAROUND: DWC3 revisions <1.90a have a bug
331 * where the device can fail to connect at SuperSpeed
332 * and falls back to high-speed mode which causes
333 * the device to enter a Connect/Disconnect loop
335 if (dwc
->revision
< DWC3_REVISION_190A
)
336 reg
|= DWC3_GCTL_U2RSTECN
;
338 dwc3_writel(dwc
->regs
, DWC3_GCTL
, reg
);
340 ret
= dwc3_event_buffers_setup(dwc
);
342 dev_err(dwc
->dev
, "failed to setup event buffers\n");
352 static void dwc3_core_exit(struct dwc3
*dwc
)
354 dwc3_event_buffers_cleanup(dwc
);
356 usb_phy_shutdown(dwc
->usb2_phy
);
357 usb_phy_shutdown(dwc
->usb3_phy
);
360 #define DWC3_ALIGN_MASK (16 - 1)
362 static int dwc3_probe(struct platform_device
*pdev
)
364 struct device_node
*node
= pdev
->dev
.of_node
;
365 struct resource
*res
;
367 struct device
*dev
= &pdev
->dev
;
376 mem
= devm_kzalloc(dev
, sizeof(*dwc
) + DWC3_ALIGN_MASK
, GFP_KERNEL
);
378 dev_err(dev
, "not enough memory\n");
381 dwc
= PTR_ALIGN(mem
, DWC3_ALIGN_MASK
+ 1);
384 res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
386 dev_err(dev
, "missing IRQ\n");
389 dwc
->xhci_resources
[1].start
= res
->start
;
390 dwc
->xhci_resources
[1].end
= res
->end
;
391 dwc
->xhci_resources
[1].flags
= res
->flags
;
392 dwc
->xhci_resources
[1].name
= res
->name
;
394 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
396 dev_err(dev
, "missing memory resource\n");
399 dwc
->xhci_resources
[0].start
= res
->start
;
400 dwc
->xhci_resources
[0].end
= dwc
->xhci_resources
[0].start
+
402 dwc
->xhci_resources
[0].flags
= res
->flags
;
403 dwc
->xhci_resources
[0].name
= res
->name
;
406 * Request memory region but exclude xHCI regs,
407 * since it will be requested by the xhci-plat driver.
409 res
= devm_request_mem_region(dev
, res
->start
+ DWC3_GLOBALS_REGS_START
,
410 resource_size(res
) - DWC3_GLOBALS_REGS_START
,
413 dev_err(dev
, "can't request mem region\n");
417 regs
= devm_ioremap_nocache(dev
, res
->start
, resource_size(res
));
419 dev_err(dev
, "ioremap failed\n");
423 dwc
->usb2_phy
= devm_usb_get_phy(dev
, USB_PHY_TYPE_USB2
);
424 if (IS_ERR_OR_NULL(dwc
->usb2_phy
)) {
425 dev_err(dev
, "no usb2 phy configured\n");
426 return -EPROBE_DEFER
;
429 dwc
->usb3_phy
= devm_usb_get_phy(dev
, USB_PHY_TYPE_USB3
);
430 if (IS_ERR_OR_NULL(dwc
->usb3_phy
)) {
431 dev_err(dev
, "no usb3 phy configured\n");
432 return -EPROBE_DEFER
;
435 spin_lock_init(&dwc
->lock
);
436 platform_set_drvdata(pdev
, dwc
);
439 dwc
->regs_size
= resource_size(res
);
442 if (!strncmp("super", maximum_speed
, 5))
443 dwc
->maximum_speed
= DWC3_DCFG_SUPERSPEED
;
444 else if (!strncmp("high", maximum_speed
, 4))
445 dwc
->maximum_speed
= DWC3_DCFG_HIGHSPEED
;
446 else if (!strncmp("full", maximum_speed
, 4))
447 dwc
->maximum_speed
= DWC3_DCFG_FULLSPEED1
;
448 else if (!strncmp("low", maximum_speed
, 3))
449 dwc
->maximum_speed
= DWC3_DCFG_LOWSPEED
;
451 dwc
->maximum_speed
= DWC3_DCFG_SUPERSPEED
;
453 if (of_get_property(node
, "tx-fifo-resize", NULL
))
454 dwc
->needs_fifo_resize
= true;
456 pm_runtime_enable(dev
);
457 pm_runtime_get_sync(dev
);
458 pm_runtime_forbid(dev
);
460 dwc3_cache_hwparams(dwc
);
462 ret
= dwc3_alloc_event_buffers(dwc
, DWC3_EVENT_BUFFERS_SIZE
);
464 dev_err(dwc
->dev
, "failed to allocate event buffers\n");
469 ret
= dwc3_core_init(dwc
);
471 dev_err(dev
, "failed to initialize core\n");
475 mode
= DWC3_MODE(dwc
->hwparams
.hwparams0
);
478 case DWC3_MODE_DEVICE
:
479 dwc3_set_mode(dwc
, DWC3_GCTL_PRTCAP_DEVICE
);
480 ret
= dwc3_gadget_init(dwc
);
482 dev_err(dev
, "failed to initialize gadget\n");
487 dwc3_set_mode(dwc
, DWC3_GCTL_PRTCAP_HOST
);
488 ret
= dwc3_host_init(dwc
);
490 dev_err(dev
, "failed to initialize host\n");
495 dwc3_set_mode(dwc
, DWC3_GCTL_PRTCAP_OTG
);
496 ret
= dwc3_host_init(dwc
);
498 dev_err(dev
, "failed to initialize host\n");
502 ret
= dwc3_gadget_init(dwc
);
504 dev_err(dev
, "failed to initialize gadget\n");
509 dev_err(dev
, "Unsupported mode of operation %d\n", mode
);
514 ret
= dwc3_debugfs_init(dwc
);
516 dev_err(dev
, "failed to initialize debugfs\n");
520 pm_runtime_allow(dev
);
526 case DWC3_MODE_DEVICE
:
527 dwc3_gadget_exit(dwc
);
534 dwc3_gadget_exit(dwc
);
545 dwc3_free_event_buffers(dwc
);
550 static int dwc3_remove(struct platform_device
*pdev
)
552 struct dwc3
*dwc
= platform_get_drvdata(pdev
);
553 struct resource
*res
;
555 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
557 pm_runtime_put(&pdev
->dev
);
558 pm_runtime_disable(&pdev
->dev
);
560 dwc3_debugfs_exit(dwc
);
563 case DWC3_MODE_DEVICE
:
564 dwc3_gadget_exit(dwc
);
571 dwc3_gadget_exit(dwc
);
583 static struct platform_driver dwc3_driver
= {
585 .remove
= dwc3_remove
,
591 module_platform_driver(dwc3_driver
);
593 MODULE_ALIAS("platform:dwc3");
594 MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
595 MODULE_LICENSE("Dual BSD/GPL");
596 MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");