2 * pinctrl pads, groups, functions for CSR SiRFatlasVI
4 * Copyright (c) 2011 - 2014 Cambridge Silicon Radio Limited, a CSR plc group
7 * Licensed under GPLv2 or later.
10 #include <linux/pinctrl/pinctrl.h>
11 #include <linux/bitops.h>
13 #include "pinctrl-sirf.h"
16 * pad list for the pinmux subsystem
17 * refer to atlasVI_io_table_v0.93.xls
19 static const struct pinctrl_pin_desc sirfsoc_pads
[] = {
20 PINCTRL_PIN(0, "gpio0-0"),
21 PINCTRL_PIN(1, "gpio0-1"),
22 PINCTRL_PIN(2, "gpio0-2"),
23 PINCTRL_PIN(3, "gpio0-3"),
24 PINCTRL_PIN(4, "pwm0"),
25 PINCTRL_PIN(5, "pwm1"),
26 PINCTRL_PIN(6, "pwm2"),
27 PINCTRL_PIN(7, "pwm3"),
28 PINCTRL_PIN(8, "warm_rst_b"),
29 PINCTRL_PIN(9, "odo_0"),
30 PINCTRL_PIN(10, "odo_1"),
31 PINCTRL_PIN(11, "dr_dir"),
32 PINCTRL_PIN(12, "rts_0"),
33 PINCTRL_PIN(13, "scl_1"),
34 PINCTRL_PIN(14, "ntrst"),
35 PINCTRL_PIN(15, "sda_1"),
36 PINCTRL_PIN(16, "x_ldd[16]"),
37 PINCTRL_PIN(17, "x_ldd[17]"),
38 PINCTRL_PIN(18, "x_ldd[18]"),
39 PINCTRL_PIN(19, "x_ldd[19]"),
40 PINCTRL_PIN(20, "x_ldd[20]"),
41 PINCTRL_PIN(21, "x_ldd[21]"),
42 PINCTRL_PIN(22, "x_ldd[22]"),
43 PINCTRL_PIN(23, "x_ldd[23]"),
44 PINCTRL_PIN(24, "gps_sgn"),
45 PINCTRL_PIN(25, "gps_mag"),
46 PINCTRL_PIN(26, "gps_clk"),
47 PINCTRL_PIN(27, "sd_cd_b_2"),
48 PINCTRL_PIN(28, "sd_vcc_on_2"),
49 PINCTRL_PIN(29, "sd_wp_b_2"),
50 PINCTRL_PIN(30, "sd_clk_3"),
51 PINCTRL_PIN(31, "sd_cmd_3"),
53 PINCTRL_PIN(32, "x_sd_dat_3[0]"),
54 PINCTRL_PIN(33, "x_sd_dat_3[1]"),
55 PINCTRL_PIN(34, "x_sd_dat_3[2]"),
56 PINCTRL_PIN(35, "x_sd_dat_3[3]"),
57 PINCTRL_PIN(36, "usb_clk"),
58 PINCTRL_PIN(37, "usb_dir"),
59 PINCTRL_PIN(38, "usb_nxt"),
60 PINCTRL_PIN(39, "usb_stp"),
61 PINCTRL_PIN(40, "usb_dat[7]"),
62 PINCTRL_PIN(41, "usb_dat[6]"),
63 PINCTRL_PIN(42, "x_cko_1"),
64 PINCTRL_PIN(43, "spi_clk_1"),
65 PINCTRL_PIN(44, "spi_dout_1"),
66 PINCTRL_PIN(45, "spi_din_1"),
67 PINCTRL_PIN(46, "spi_en_1"),
68 PINCTRL_PIN(47, "x_txd_1"),
69 PINCTRL_PIN(48, "x_txd_2"),
70 PINCTRL_PIN(49, "x_rxd_1"),
71 PINCTRL_PIN(50, "x_rxd_2"),
72 PINCTRL_PIN(51, "x_usclk_0"),
73 PINCTRL_PIN(52, "x_utxd_0"),
74 PINCTRL_PIN(53, "x_urxd_0"),
75 PINCTRL_PIN(54, "x_utfs_0"),
76 PINCTRL_PIN(55, "x_urfs_0"),
77 PINCTRL_PIN(56, "usb_dat5"),
78 PINCTRL_PIN(57, "usb_dat4"),
79 PINCTRL_PIN(58, "usb_dat3"),
80 PINCTRL_PIN(59, "usb_dat2"),
81 PINCTRL_PIN(60, "usb_dat1"),
82 PINCTRL_PIN(61, "usb_dat0"),
83 PINCTRL_PIN(62, "x_ldd[14]"),
84 PINCTRL_PIN(63, "x_ldd[15]"),
86 PINCTRL_PIN(64, "x_gps_gpio"),
87 PINCTRL_PIN(65, "x_ldd[13]"),
88 PINCTRL_PIN(66, "x_df_we_b"),
89 PINCTRL_PIN(67, "x_df_re_b"),
90 PINCTRL_PIN(68, "x_txd_0"),
91 PINCTRL_PIN(69, "x_rxd_0"),
92 PINCTRL_PIN(70, "x_l_lck"),
93 PINCTRL_PIN(71, "x_l_fck"),
94 PINCTRL_PIN(72, "x_l_de"),
95 PINCTRL_PIN(73, "x_ldd[0]"),
96 PINCTRL_PIN(74, "x_ldd[1]"),
97 PINCTRL_PIN(75, "x_ldd[2]"),
98 PINCTRL_PIN(76, "x_ldd[3]"),
99 PINCTRL_PIN(77, "x_ldd[4]"),
100 PINCTRL_PIN(78, "x_cko_0"),
101 PINCTRL_PIN(79, "x_ldd[5]"),
102 PINCTRL_PIN(80, "x_ldd[6]"),
103 PINCTRL_PIN(81, "x_ldd[7]"),
104 PINCTRL_PIN(82, "x_ldd[8]"),
105 PINCTRL_PIN(83, "x_ldd[9]"),
106 PINCTRL_PIN(84, "x_ldd[10]"),
107 PINCTRL_PIN(85, "x_ldd[11]"),
108 PINCTRL_PIN(86, "x_ldd[12]"),
109 PINCTRL_PIN(87, "x_vip_vsync"),
110 PINCTRL_PIN(88, "x_vip_hsync"),
111 PINCTRL_PIN(89, "x_vip_pxclk"),
112 PINCTRL_PIN(90, "x_sda_0"),
113 PINCTRL_PIN(91, "x_scl_0"),
114 PINCTRL_PIN(92, "x_df_ry_by"),
115 PINCTRL_PIN(93, "x_df_cs_b[1]"),
116 PINCTRL_PIN(94, "x_df_cs_b[0]"),
117 PINCTRL_PIN(95, "x_l_pclk"),
119 PINCTRL_PIN(96, "x_df_dqs"),
120 PINCTRL_PIN(97, "x_df_wp_b"),
121 PINCTRL_PIN(98, "ac97_sync"),
122 PINCTRL_PIN(99, "ac97_bit_clk "),
123 PINCTRL_PIN(100, "ac97_dout"),
124 PINCTRL_PIN(101, "ac97_din"),
125 PINCTRL_PIN(102, "x_rtc_io"),
127 PINCTRL_PIN(103, "x_usb1_dp"),
128 PINCTRL_PIN(104, "x_usb1_dn"),
131 static const struct sirfsoc_muxmask lcd_16bits_sirfsoc_muxmask
[] = {
134 .mask
= BIT(30) | BIT(31),
137 .mask
= BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) |
138 BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(15) |
139 BIT(16) | BIT(17) | BIT(18) | BIT(19) |
140 BIT(20) | BIT(21) | BIT(22) | BIT(31),
144 static const struct sirfsoc_padmux lcd_16bits_padmux
= {
145 .muxmask_counts
= ARRAY_SIZE(lcd_16bits_sirfsoc_muxmask
),
146 .muxmask
= lcd_16bits_sirfsoc_muxmask
,
147 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
152 static const unsigned lcd_16bits_pins
[] = { 62, 63, 65, 70, 71, 72, 73, 74, 75,
153 76, 77, 79, 80, 81, 82, 83, 84, 85, 86, 95 };
155 static const struct sirfsoc_muxmask lcd_18bits_muxmask
[] = {
158 .mask
= BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) |
159 BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(15) |
160 BIT(16) | BIT(17) | BIT(18) | BIT(19) |
161 BIT(20) | BIT(21) | BIT(22) | BIT(31),
164 .mask
= BIT(30) | BIT(31),
167 .mask
= BIT(16) | BIT(17),
171 static const struct sirfsoc_padmux lcd_18bits_padmux
= {
172 .muxmask_counts
= ARRAY_SIZE(lcd_18bits_muxmask
),
173 .muxmask
= lcd_18bits_muxmask
,
174 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
175 .funcmask
= BIT(4) | BIT(15),
179 static const unsigned lcd_18bits_pins
[] = { 16, 17, 62, 63, 65, 70, 71, 72, 73,
180 74, 75, 76, 77, 79, 80, 81, 82, 83, 84, 85, 86, 95 };
182 static const struct sirfsoc_muxmask lcd_24bits_muxmask
[] = {
185 .mask
= BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) |
186 BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(15) |
187 BIT(16) | BIT(17) | BIT(18) | BIT(19) |
188 BIT(20) | BIT(21) | BIT(22) | BIT(31),
191 .mask
= BIT(30) | BIT(31),
194 .mask
= BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20) |
195 BIT(21) | BIT(22) | BIT(23),
199 static const struct sirfsoc_padmux lcd_24bits_padmux
= {
200 .muxmask_counts
= ARRAY_SIZE(lcd_24bits_muxmask
),
201 .muxmask
= lcd_24bits_muxmask
,
202 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
203 .funcmask
= BIT(4) | BIT(15),
207 static const unsigned lcd_24bits_pins
[] = { 16, 17, 18, 19, 20, 21, 22, 23, 62,
208 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83, 84,
211 static const struct sirfsoc_muxmask lcdrom_muxmask
[] = {
214 .mask
= BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) |
215 BIT(11) | BIT(12) | BIT(13) | BIT(15) | BIT(16) |
216 BIT(17) | BIT(18) | BIT(19) |
217 BIT(20) | BIT(21) | BIT(22) | BIT(31),
220 .mask
= BIT(30) | BIT(31),
227 static const struct sirfsoc_padmux lcdrom_padmux
= {
228 .muxmask_counts
= ARRAY_SIZE(lcdrom_muxmask
),
229 .muxmask
= lcdrom_muxmask
,
230 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
235 static const unsigned lcdrom_pins
[] = { 8, 62, 63, 65, 70, 71, 72, 73, 74, 75,
236 76, 77, 79, 80, 81, 82, 83, 84, 85, 86, 95};
238 static const struct sirfsoc_muxmask uart0_muxmask
[] = {
247 .mask
= BIT(4) | BIT(5),
251 static const struct sirfsoc_padmux uart0_padmux
= {
252 .muxmask_counts
= ARRAY_SIZE(uart0_muxmask
),
253 .muxmask
= uart0_muxmask
,
254 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
259 static const unsigned uart0_pins
[] = { 12, 55, 68, 69 };
261 static const struct sirfsoc_muxmask uart0_nostreamctrl_muxmask
[] = {
264 .mask
= BIT(4) | BIT(5),
268 static const struct sirfsoc_padmux uart0_nostreamctrl_padmux
= {
269 .muxmask_counts
= ARRAY_SIZE(uart0_nostreamctrl_muxmask
),
270 .muxmask
= uart0_nostreamctrl_muxmask
,
273 static const unsigned uart0_nostreamctrl_pins
[] = { 68, 69 };
275 static const struct sirfsoc_muxmask uart1_muxmask
[] = {
278 .mask
= BIT(15) | BIT(17),
282 static const struct sirfsoc_padmux uart1_padmux
= {
283 .muxmask_counts
= ARRAY_SIZE(uart1_muxmask
),
284 .muxmask
= uart1_muxmask
,
287 static const unsigned uart1_pins
[] = { 47, 49 };
289 static const struct sirfsoc_muxmask uart2_muxmask
[] = {
292 .mask
= BIT(10) | BIT(14),
295 .mask
= BIT(16) | BIT(18),
299 static const struct sirfsoc_padmux uart2_padmux
= {
300 .muxmask_counts
= ARRAY_SIZE(uart2_muxmask
),
301 .muxmask
= uart2_muxmask
,
302 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
307 static const unsigned uart2_pins
[] = { 10, 14, 48, 50 };
309 static const struct sirfsoc_muxmask uart2_nostreamctrl_muxmask
[] = {
312 .mask
= BIT(16) | BIT(18),
316 static const struct sirfsoc_padmux uart2_nostreamctrl_padmux
= {
317 .muxmask_counts
= ARRAY_SIZE(uart2_nostreamctrl_muxmask
),
318 .muxmask
= uart2_nostreamctrl_muxmask
,
321 static const unsigned uart2_nostreamctrl_pins
[] = { 48, 50 };
323 static const struct sirfsoc_muxmask sdmmc3_muxmask
[] = {
326 .mask
= BIT(30) | BIT(31),
329 .mask
= BIT(0) | BIT(1) | BIT(2) | BIT(3),
333 static const struct sirfsoc_padmux sdmmc3_padmux
= {
334 .muxmask_counts
= ARRAY_SIZE(sdmmc3_muxmask
),
335 .muxmask
= sdmmc3_muxmask
,
336 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
341 static const unsigned sdmmc3_pins
[] = { 30, 31, 32, 33, 34, 35 };
343 static const struct sirfsoc_muxmask spi0_muxmask
[] = {
349 .mask
= BIT(0) | BIT(2) | BIT(3),
353 static const struct sirfsoc_padmux spi0_padmux
= {
354 .muxmask_counts
= ARRAY_SIZE(spi0_muxmask
),
355 .muxmask
= spi0_muxmask
,
356 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
361 static const unsigned spi0_pins
[] = { 30, 32, 34, 35 };
363 static const struct sirfsoc_muxmask cko1_muxmask
[] = {
370 static const struct sirfsoc_padmux cko1_padmux
= {
371 .muxmask_counts
= ARRAY_SIZE(cko1_muxmask
),
372 .muxmask
= cko1_muxmask
,
373 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
378 static const unsigned cko1_pins
[] = { 42 };
380 static const struct sirfsoc_muxmask i2s_mclk_muxmask
[] = {
387 static const struct sirfsoc_padmux i2s_mclk_padmux
= {
388 .muxmask_counts
= ARRAY_SIZE(i2s_mclk_muxmask
),
389 .muxmask
= i2s_mclk_muxmask
,
390 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
395 static const unsigned i2s_mclk_pins
[] = { 42 };
397 static const struct sirfsoc_muxmask i2s_ext_clk_input_muxmask
[] = {
404 static const struct sirfsoc_padmux i2s_ext_clk_input_padmux
= {
405 .muxmask_counts
= ARRAY_SIZE(i2s_ext_clk_input_muxmask
),
406 .muxmask
= i2s_ext_clk_input_muxmask
,
407 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
412 static const unsigned i2s_ext_clk_input_pins
[] = { 51 };
414 static const struct sirfsoc_muxmask i2s_muxmask
[] = {
417 .mask
= BIT(2) | BIT(3) | BIT(4) | BIT(5),
421 static const struct sirfsoc_padmux i2s_padmux
= {
422 .muxmask_counts
= ARRAY_SIZE(i2s_muxmask
),
423 .muxmask
= i2s_muxmask
,
424 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
427 static const unsigned i2s_pins
[] = { 98, 99, 100, 101 };
429 static const struct sirfsoc_muxmask i2s_no_din_muxmask
[] = {
432 .mask
= BIT(2) | BIT(3) | BIT(4),
436 static const struct sirfsoc_padmux i2s_no_din_padmux
= {
437 .muxmask_counts
= ARRAY_SIZE(i2s_no_din_muxmask
),
438 .muxmask
= i2s_no_din_muxmask
,
439 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
442 static const unsigned i2s_no_din_pins
[] = { 98, 99, 100 };
444 static const struct sirfsoc_muxmask i2s_6chn_muxmask
[] = {
447 .mask
= BIT(2) | BIT(3) | BIT(4) | BIT(5),
451 static const struct sirfsoc_padmux i2s_6chn_padmux
= {
452 .muxmask_counts
= ARRAY_SIZE(i2s_6chn_muxmask
),
453 .muxmask
= i2s_6chn_muxmask
,
454 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
455 .funcmask
= BIT(1) | BIT(9),
456 .funcval
= BIT(1) | BIT(9),
459 static const unsigned i2s_6chn_pins
[] = { 52, 55, 98, 99, 100, 101 };
461 static const struct sirfsoc_muxmask ac97_muxmask
[] = {
464 .mask
= BIT(2) | BIT(3) | BIT(4) | BIT(5),
468 static const struct sirfsoc_padmux ac97_padmux
= {
469 .muxmask_counts
= ARRAY_SIZE(ac97_muxmask
),
470 .muxmask
= ac97_muxmask
,
473 static const unsigned ac97_pins
[] = { 98, 99, 100, 101 };
475 static const struct sirfsoc_muxmask spi1_muxmask
[] = {
478 .mask
= BIT(11) | BIT(12) | BIT(13) | BIT(14),
482 static const struct sirfsoc_padmux spi1_padmux
= {
483 .muxmask_counts
= ARRAY_SIZE(spi1_muxmask
),
484 .muxmask
= spi1_muxmask
,
485 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
490 static const unsigned spi1_pins
[] = { 43, 44, 45, 46 };
492 static const struct sirfsoc_muxmask sdmmc1_muxmask
[] = {
495 .mask
= BIT(2) | BIT(3),
499 static const struct sirfsoc_padmux sdmmc1_padmux
= {
500 .muxmask_counts
= ARRAY_SIZE(sdmmc1_muxmask
),
501 .muxmask
= sdmmc1_muxmask
,
502 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
507 static const unsigned sdmmc1_pins
[] = { 66, 67 };
509 static const struct sirfsoc_muxmask gps_muxmask
[] = {
512 .mask
= BIT(24) | BIT(25) | BIT(26),
516 static const struct sirfsoc_padmux gps_padmux
= {
517 .muxmask_counts
= ARRAY_SIZE(gps_muxmask
),
518 .muxmask
= gps_muxmask
,
519 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
524 static const unsigned gps_pins
[] = { 24, 25, 26 };
526 static const struct sirfsoc_muxmask sdmmc5_muxmask
[] = {
529 .mask
= BIT(24) | BIT(25) | BIT(26),
533 static const struct sirfsoc_padmux sdmmc5_padmux
= {
534 .muxmask_counts
= ARRAY_SIZE(sdmmc5_muxmask
),
535 .muxmask
= sdmmc5_muxmask
,
536 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
541 static const unsigned sdmmc5_pins
[] = { 24, 25, 26 };
543 static const struct sirfsoc_muxmask usp0_muxmask
[] = {
546 .mask
= BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
550 static const struct sirfsoc_padmux usp0_padmux
= {
551 .muxmask_counts
= ARRAY_SIZE(usp0_muxmask
),
552 .muxmask
= usp0_muxmask
,
553 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
554 .funcmask
= BIT(1) | BIT(2) | BIT(9),
558 static const unsigned usp0_pins
[] = { 51, 52, 53, 54, 55 };
560 static const struct sirfsoc_muxmask usp0_only_utfs_muxmask
[] = {
563 .mask
= BIT(19) | BIT(20) | BIT(21) | BIT(22),
567 static const struct sirfsoc_padmux usp0_only_utfs_padmux
= {
568 .muxmask_counts
= ARRAY_SIZE(usp0_only_utfs_muxmask
),
569 .muxmask
= usp0_only_utfs_muxmask
,
570 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
571 .funcmask
= BIT(1) | BIT(2) | BIT(6),
575 static const unsigned usp0_only_utfs_pins
[] = { 51, 52, 53, 54 };
577 static const struct sirfsoc_muxmask usp0_only_urfs_muxmask
[] = {
580 .mask
= BIT(19) | BIT(20) | BIT(21) | BIT(23),
584 static const struct sirfsoc_padmux usp0_only_urfs_padmux
= {
585 .muxmask_counts
= ARRAY_SIZE(usp0_only_urfs_muxmask
),
586 .muxmask
= usp0_only_urfs_muxmask
,
587 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
588 .funcmask
= BIT(1) | BIT(2) | BIT(9),
592 static const unsigned usp0_only_urfs_pins
[] = { 51, 52, 53, 55 };
594 static const struct sirfsoc_muxmask usp0_uart_nostreamctrl_muxmask
[] = {
597 .mask
= BIT(20) | BIT(21),
601 static const struct sirfsoc_padmux usp0_uart_nostreamctrl_padmux
= {
602 .muxmask_counts
= ARRAY_SIZE(usp0_uart_nostreamctrl_muxmask
),
603 .muxmask
= usp0_uart_nostreamctrl_muxmask
,
606 static const unsigned usp0_uart_nostreamctrl_pins
[] = { 52, 53 };
607 static const struct sirfsoc_muxmask usp1_muxmask
[] = {
613 .mask
= BIT(11) | BIT(12) | BIT(13) | BIT(14),
617 static const struct sirfsoc_padmux usp1_padmux
= {
618 .muxmask_counts
= ARRAY_SIZE(usp1_muxmask
),
619 .muxmask
= usp1_muxmask
,
620 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
625 static const unsigned usp1_pins
[] = { 15, 43, 44, 45, 46 };
627 static const struct sirfsoc_muxmask usp1_uart_nostreamctrl_muxmask
[] = {
630 .mask
= BIT(12) | BIT(13),
634 static const struct sirfsoc_padmux usp1_uart_nostreamctrl_padmux
= {
635 .muxmask_counts
= ARRAY_SIZE(usp1_uart_nostreamctrl_muxmask
),
636 .muxmask
= usp1_uart_nostreamctrl_muxmask
,
637 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
642 static const unsigned usp1_uart_nostreamctrl_pins
[] = { 44, 45 };
644 static const struct sirfsoc_muxmask nand_muxmask
[] = {
647 .mask
= BIT(2) | BIT(3) | BIT(28) | BIT(29) | BIT(30),
650 .mask
= BIT(0) | BIT(1),
654 static const struct sirfsoc_padmux nand_padmux
= {
655 .muxmask_counts
= ARRAY_SIZE(nand_muxmask
),
656 .muxmask
= nand_muxmask
,
657 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
658 .funcmask
= BIT(5) | BIT(19),
662 static const unsigned nand_pins
[] = { 66, 67, 92, 93, 94, 96, 97 };
664 static const struct sirfsoc_muxmask sdmmc0_muxmask
[] = {
671 static const struct sirfsoc_padmux sdmmc0_padmux
= {
672 .muxmask_counts
= ARRAY_SIZE(sdmmc0_muxmask
),
673 .muxmask
= sdmmc0_muxmask
,
674 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
675 .funcmask
= BIT(5) | BIT(19),
679 static const unsigned sdmmc0_pins
[] = { 97 };
681 static const struct sirfsoc_muxmask sdmmc2_muxmask
[] = {
684 .mask
= BIT(27) | BIT(28) | BIT(29),
688 static const struct sirfsoc_padmux sdmmc2_padmux
= {
689 .muxmask_counts
= ARRAY_SIZE(sdmmc2_muxmask
),
690 .muxmask
= sdmmc2_muxmask
,
691 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
696 static const unsigned sdmmc2_pins
[] = { 27, 28, 29 };
698 static const struct sirfsoc_muxmask sdmmc2_nowp_muxmask
[] = {
701 .mask
= BIT(27) | BIT(28),
705 static const struct sirfsoc_padmux sdmmc2_nowp_padmux
= {
706 .muxmask_counts
= ARRAY_SIZE(sdmmc2_nowp_muxmask
),
707 .muxmask
= sdmmc2_nowp_muxmask
,
708 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
713 static const unsigned sdmmc2_nowp_pins
[] = { 27, 28 };
715 static const struct sirfsoc_muxmask cko0_muxmask
[] = {
722 static const struct sirfsoc_padmux cko0_padmux
= {
723 .muxmask_counts
= ARRAY_SIZE(cko0_muxmask
),
724 .muxmask
= cko0_muxmask
,
727 static const unsigned cko0_pins
[] = { 78 };
729 static const struct sirfsoc_muxmask vip_muxmask
[] = {
732 .mask
= BIT(4) | BIT(5) | BIT(6) | BIT(8) | BIT(9)
733 | BIT(24) | BIT(25) | BIT(26) | BIT(27) | BIT(28) |
738 static const struct sirfsoc_padmux vip_padmux
= {
739 .muxmask_counts
= ARRAY_SIZE(vip_muxmask
),
740 .muxmask
= vip_muxmask
,
741 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
746 static const unsigned vip_pins
[] = { 36, 37, 38, 40, 41, 56, 57, 58, 59,
749 static const struct sirfsoc_muxmask vip_noupli_muxmask
[] = {
752 .mask
= BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20)
753 | BIT(21) | BIT(22) | BIT(23),
756 .mask
= BIT(23) | BIT(24) | BIT(25),
760 static const struct sirfsoc_padmux vip_noupli_padmux
= {
761 .muxmask_counts
= ARRAY_SIZE(vip_noupli_muxmask
),
762 .muxmask
= vip_noupli_muxmask
,
763 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
768 static const unsigned vip_noupli_pins
[] = { 16, 17, 18, 19, 20, 21, 22, 23,
771 static const struct sirfsoc_muxmask i2c0_muxmask
[] = {
774 .mask
= BIT(26) | BIT(27),
778 static const struct sirfsoc_padmux i2c0_padmux
= {
779 .muxmask_counts
= ARRAY_SIZE(i2c0_muxmask
),
780 .muxmask
= i2c0_muxmask
,
783 static const unsigned i2c0_pins
[] = { 90, 91 };
785 static const struct sirfsoc_muxmask i2c1_muxmask
[] = {
788 .mask
= BIT(13) | BIT(15),
792 static const struct sirfsoc_padmux i2c1_padmux
= {
793 .muxmask_counts
= ARRAY_SIZE(i2c1_muxmask
),
794 .muxmask
= i2c1_muxmask
,
795 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
800 static const unsigned i2c1_pins
[] = { 13, 15 };
802 static const struct sirfsoc_muxmask pwm0_muxmask
[] = {
809 static const struct sirfsoc_padmux pwm0_padmux
= {
810 .muxmask_counts
= ARRAY_SIZE(pwm0_muxmask
),
811 .muxmask
= pwm0_muxmask
,
812 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
817 static const unsigned pwm0_pins
[] = { 4 };
819 static const struct sirfsoc_muxmask pwm1_muxmask
[] = {
826 static const struct sirfsoc_padmux pwm1_padmux
= {
827 .muxmask_counts
= ARRAY_SIZE(pwm1_muxmask
),
828 .muxmask
= pwm1_muxmask
,
831 static const unsigned pwm1_pins
[] = { 5 };
833 static const struct sirfsoc_muxmask pwm2_muxmask
[] = {
840 static const struct sirfsoc_padmux pwm2_padmux
= {
841 .muxmask_counts
= ARRAY_SIZE(pwm2_muxmask
),
842 .muxmask
= pwm2_muxmask
,
845 static const unsigned pwm2_pins
[] = { 6 };
847 static const struct sirfsoc_muxmask pwm3_muxmask
[] = {
854 static const struct sirfsoc_padmux pwm3_padmux
= {
855 .muxmask_counts
= ARRAY_SIZE(pwm3_muxmask
),
856 .muxmask
= pwm3_muxmask
,
859 static const unsigned pwm3_pins
[] = { 7 };
861 static const struct sirfsoc_muxmask pwm4_muxmask
[] = {
868 static const struct sirfsoc_padmux pwm4_padmux
= {
869 .muxmask_counts
= ARRAY_SIZE(pwm4_muxmask
),
870 .muxmask
= pwm4_muxmask
,
873 static const unsigned pwm4_pins
[] = { 78 };
875 static const struct sirfsoc_muxmask warm_rst_muxmask
[] = {
882 static const struct sirfsoc_padmux warm_rst_padmux
= {
883 .muxmask_counts
= ARRAY_SIZE(warm_rst_muxmask
),
884 .muxmask
= warm_rst_muxmask
,
885 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
890 static const unsigned warm_rst_pins
[] = { 8 };
892 static const struct sirfsoc_muxmask usb0_upli_drvbus_muxmask
[] = {
895 .mask
= BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8)
896 | BIT(9) | BIT(24) | BIT(25) | BIT(26) |
897 BIT(27) | BIT(28) | BIT(29),
900 static const struct sirfsoc_padmux usb0_upli_drvbus_padmux
= {
901 .muxmask_counts
= ARRAY_SIZE(usb0_upli_drvbus_muxmask
),
902 .muxmask
= usb0_upli_drvbus_muxmask
,
903 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
908 static const unsigned usb0_upli_drvbus_pins
[] = { 36, 37, 38, 39, 40,
909 41, 56, 57, 58, 59, 60, 61 };
911 static const struct sirfsoc_muxmask usb1_utmi_drvbus_muxmask
[] = {
918 static const struct sirfsoc_padmux usb1_utmi_drvbus_padmux
= {
919 .muxmask_counts
= ARRAY_SIZE(usb1_utmi_drvbus_muxmask
),
920 .muxmask
= usb1_utmi_drvbus_muxmask
,
921 .ctrlreg
= SIRFSOC_RSC_PIN_MUX
,
923 .funcval
= BIT(11), /* refer to PAD_UTMI_DRVVBUS1_ENABLE */
926 static const unsigned usb1_utmi_drvbus_pins
[] = { 28 };
928 static const struct sirfsoc_padmux usb1_dp_dn_padmux
= {
930 .ctrlreg
= SIRFSOC_RSC_USB_UART_SHARE
,
935 static const unsigned usb1_dp_dn_pins
[] = { 103, 104 };
937 static const struct sirfsoc_padmux uart1_route_io_usb1_padmux
= {
939 .ctrlreg
= SIRFSOC_RSC_USB_UART_SHARE
,
944 static const unsigned uart1_route_io_usb1_pins
[] = { 103, 104 };
946 static const struct sirfsoc_muxmask pulse_count_muxmask
[] = {
949 .mask
= BIT(9) | BIT(10) | BIT(11),
953 static const struct sirfsoc_padmux pulse_count_padmux
= {
954 .muxmask_counts
= ARRAY_SIZE(pulse_count_muxmask
),
955 .muxmask
= pulse_count_muxmask
,
958 static const unsigned pulse_count_pins
[] = { 9, 10, 11 };
960 static const struct sirfsoc_pin_group sirfsoc_pin_groups
[] = {
961 SIRFSOC_PIN_GROUP("lcd_16bitsgrp", lcd_16bits_pins
),
962 SIRFSOC_PIN_GROUP("lcd_18bitsgrp", lcd_18bits_pins
),
963 SIRFSOC_PIN_GROUP("lcd_24bitsgrp", lcd_24bits_pins
),
964 SIRFSOC_PIN_GROUP("lcdrom_grp", lcdrom_pins
),
965 SIRFSOC_PIN_GROUP("uart0grp", uart0_pins
),
966 SIRFSOC_PIN_GROUP("uart0_nostreamctrlgrp", uart0_nostreamctrl_pins
),
967 SIRFSOC_PIN_GROUP("uart1grp", uart1_pins
),
968 SIRFSOC_PIN_GROUP("uart2grp", uart2_pins
),
969 SIRFSOC_PIN_GROUP("uart2_nostreamctrlgrp", uart2_nostreamctrl_pins
),
970 SIRFSOC_PIN_GROUP("usp0grp", usp0_pins
),
971 SIRFSOC_PIN_GROUP("usp0_uart_nostreamctrl_grp",
972 usp0_uart_nostreamctrl_pins
),
973 SIRFSOC_PIN_GROUP("usp0_only_utfs_grp", usp0_only_utfs_pins
),
974 SIRFSOC_PIN_GROUP("usp0_only_urfs_grp", usp0_only_urfs_pins
),
975 SIRFSOC_PIN_GROUP("usp1grp", usp1_pins
),
976 SIRFSOC_PIN_GROUP("usp1_uart_nostreamctrl_grp",
977 usp1_uart_nostreamctrl_pins
),
978 SIRFSOC_PIN_GROUP("i2c0grp", i2c0_pins
),
979 SIRFSOC_PIN_GROUP("i2c1grp", i2c1_pins
),
980 SIRFSOC_PIN_GROUP("pwm0grp", pwm0_pins
),
981 SIRFSOC_PIN_GROUP("pwm1grp", pwm1_pins
),
982 SIRFSOC_PIN_GROUP("pwm2grp", pwm2_pins
),
983 SIRFSOC_PIN_GROUP("pwm3grp", pwm3_pins
),
984 SIRFSOC_PIN_GROUP("pwm4grp", pwm4_pins
),
985 SIRFSOC_PIN_GROUP("vipgrp", vip_pins
),
986 SIRFSOC_PIN_GROUP("vip_noupligrp", vip_noupli_pins
),
987 SIRFSOC_PIN_GROUP("warm_rstgrp", warm_rst_pins
),
988 SIRFSOC_PIN_GROUP("cko0grp", cko0_pins
),
989 SIRFSOC_PIN_GROUP("cko1grp", cko1_pins
),
990 SIRFSOC_PIN_GROUP("sdmmc0grp", sdmmc0_pins
),
991 SIRFSOC_PIN_GROUP("sdmmc1grp", sdmmc1_pins
),
992 SIRFSOC_PIN_GROUP("sdmmc2grp", sdmmc2_pins
),
993 SIRFSOC_PIN_GROUP("sdmmc2_nowpgrp", sdmmc2_nowp_pins
),
994 SIRFSOC_PIN_GROUP("sdmmc3grp", sdmmc3_pins
),
995 SIRFSOC_PIN_GROUP("sdmmc5grp", sdmmc5_pins
),
996 SIRFSOC_PIN_GROUP("usb0_upli_drvbusgrp", usb0_upli_drvbus_pins
),
997 SIRFSOC_PIN_GROUP("usb1_utmi_drvbusgrp", usb1_utmi_drvbus_pins
),
998 SIRFSOC_PIN_GROUP("usb1_dp_dngrp", usb1_dp_dn_pins
),
999 SIRFSOC_PIN_GROUP("uart1_route_io_usb1grp", uart1_route_io_usb1_pins
),
1000 SIRFSOC_PIN_GROUP("pulse_countgrp", pulse_count_pins
),
1001 SIRFSOC_PIN_GROUP("i2smclkgrp", i2s_mclk_pins
),
1002 SIRFSOC_PIN_GROUP("i2s_ext_clk_inputgrp", i2s_ext_clk_input_pins
),
1003 SIRFSOC_PIN_GROUP("i2sgrp", i2s_pins
),
1004 SIRFSOC_PIN_GROUP("i2s_no_dingrp", i2s_no_din_pins
),
1005 SIRFSOC_PIN_GROUP("i2s_6chngrp", i2s_6chn_pins
),
1006 SIRFSOC_PIN_GROUP("ac97grp", ac97_pins
),
1007 SIRFSOC_PIN_GROUP("nandgrp", nand_pins
),
1008 SIRFSOC_PIN_GROUP("spi0grp", spi0_pins
),
1009 SIRFSOC_PIN_GROUP("spi1grp", spi1_pins
),
1010 SIRFSOC_PIN_GROUP("gpsgrp", gps_pins
),
1013 static const char * const lcd_16bitsgrp
[] = { "lcd_16bitsgrp" };
1014 static const char * const lcd_18bitsgrp
[] = { "lcd_18bitsgrp" };
1015 static const char * const lcd_24bitsgrp
[] = { "lcd_24bitsgrp" };
1016 static const char * const lcdromgrp
[] = { "lcdromgrp" };
1017 static const char * const uart0grp
[] = { "uart0grp" };
1018 static const char * const uart0_nostreamctrlgrp
[] = { "uart0_nostreamctrlgrp" };
1019 static const char * const uart1grp
[] = { "uart1grp" };
1020 static const char * const uart2grp
[] = { "uart2grp" };
1021 static const char * const uart2_nostreamctrlgrp
[] = { "uart2_nostreamctrlgrp" };
1022 static const char * const usp0_uart_nostreamctrl_grp
[] = {
1023 "usp0_uart_nostreamctrl_grp" };
1024 static const char * const usp0grp
[] = { "usp0grp" };
1025 static const char * const usp0_only_utfs_grp
[] = { "usp0_only_utfs_grp" };
1026 static const char * const usp0_only_urfs_grp
[] = { "usp0_only_urfs_grp" };
1028 static const char * const usp1grp
[] = { "usp1grp" };
1029 static const char * const usp1_uart_nostreamctrl_grp
[] = {
1030 "usp1_uart_nostreamctrl_grp" };
1031 static const char * const i2c0grp
[] = { "i2c0grp" };
1032 static const char * const i2c1grp
[] = { "i2c1grp" };
1033 static const char * const pwm0grp
[] = { "pwm0grp" };
1034 static const char * const pwm1grp
[] = { "pwm1grp" };
1035 static const char * const pwm2grp
[] = { "pwm2grp" };
1036 static const char * const pwm3grp
[] = { "pwm3grp" };
1037 static const char * const pwm4grp
[] = { "pwm4grp" };
1038 static const char * const vipgrp
[] = { "vipgrp" };
1039 static const char * const vip_noupligrp
[] = { "vip_noupligrp" };
1040 static const char * const warm_rstgrp
[] = { "warm_rstgrp" };
1041 static const char * const cko0grp
[] = { "cko0grp" };
1042 static const char * const cko1grp
[] = { "cko1grp" };
1043 static const char * const sdmmc0grp
[] = { "sdmmc0grp" };
1044 static const char * const sdmmc1grp
[] = { "sdmmc1grp" };
1045 static const char * const sdmmc2grp
[] = { "sdmmc2grp" };
1046 static const char * const sdmmc3grp
[] = { "sdmmc3grp" };
1047 static const char * const sdmmc5grp
[] = { "sdmmc5grp" };
1048 static const char * const sdmmc2_nowpgrp
[] = { "sdmmc2_nowpgrp" };
1049 static const char * const usb0_upli_drvbusgrp
[] = { "usb0_upli_drvbusgrp" };
1050 static const char * const usb1_utmi_drvbusgrp
[] = { "usb1_utmi_drvbusgrp" };
1051 static const char * const usb1_dp_dngrp
[] = { "usb1_dp_dngrp" };
1052 static const char * const
1053 uart1_route_io_usb1grp
[] = { "uart1_route_io_usb1grp" };
1054 static const char * const pulse_countgrp
[] = { "pulse_countgrp" };
1055 static const char * const i2smclkgrp
[] = { "i2smclkgrp" };
1056 static const char * const i2s_ext_clk_inputgrp
[] = { "i2s_ext_clk_inputgrp" };
1057 static const char * const i2sgrp
[] = { "i2sgrp" };
1058 static const char * const i2s_no_dingrp
[] = { "i2s_no_dingrp" };
1059 static const char * const i2s_6chngrp
[] = { "i2s_6chngrp" };
1060 static const char * const ac97grp
[] = { "ac97grp" };
1061 static const char * const nandgrp
[] = { "nandgrp" };
1062 static const char * const spi0grp
[] = { "spi0grp" };
1063 static const char * const spi1grp
[] = { "spi1grp" };
1064 static const char * const gpsgrp
[] = { "gpsgrp" };
1066 static const struct sirfsoc_pmx_func sirfsoc_pmx_functions
[] = {
1067 SIRFSOC_PMX_FUNCTION("lcd_16bits", lcd_16bitsgrp
, lcd_16bits_padmux
),
1068 SIRFSOC_PMX_FUNCTION("lcd_18bits", lcd_18bitsgrp
, lcd_18bits_padmux
),
1069 SIRFSOC_PMX_FUNCTION("lcd_24bits", lcd_24bitsgrp
, lcd_24bits_padmux
),
1070 SIRFSOC_PMX_FUNCTION("lcdrom", lcdromgrp
, lcdrom_padmux
),
1071 SIRFSOC_PMX_FUNCTION("uart0", uart0grp
, uart0_padmux
),
1072 SIRFSOC_PMX_FUNCTION("uart0_nostreamctrl", uart0_nostreamctrlgrp
,
1073 uart0_nostreamctrl_padmux
),
1074 SIRFSOC_PMX_FUNCTION("uart1", uart1grp
, uart1_padmux
),
1075 SIRFSOC_PMX_FUNCTION("uart2", uart2grp
, uart2_padmux
),
1076 SIRFSOC_PMX_FUNCTION("uart2_nostreamctrl",
1077 uart2_nostreamctrlgrp
, uart2_nostreamctrl_padmux
),
1078 SIRFSOC_PMX_FUNCTION("usp0", usp0grp
, usp0_padmux
),
1079 SIRFSOC_PMX_FUNCTION("usp0_uart_nostreamctrl",
1080 usp0_uart_nostreamctrl_grp
,
1081 usp0_uart_nostreamctrl_padmux
),
1082 SIRFSOC_PMX_FUNCTION("usp0_only_utfs", usp0_only_utfs_grp
,
1083 usp0_only_utfs_padmux
),
1084 SIRFSOC_PMX_FUNCTION("usp0_only_urfs", usp0_only_urfs_grp
,
1085 usp0_only_urfs_padmux
),
1086 SIRFSOC_PMX_FUNCTION("usp1", usp1grp
, usp1_padmux
),
1087 SIRFSOC_PMX_FUNCTION("usp1_uart_nostreamctrl",
1088 usp1_uart_nostreamctrl_grp
,
1089 usp1_uart_nostreamctrl_padmux
),
1090 SIRFSOC_PMX_FUNCTION("i2c0", i2c0grp
, i2c0_padmux
),
1091 SIRFSOC_PMX_FUNCTION("i2c1", i2c1grp
, i2c1_padmux
),
1092 SIRFSOC_PMX_FUNCTION("pwm0", pwm0grp
, pwm0_padmux
),
1093 SIRFSOC_PMX_FUNCTION("pwm1", pwm1grp
, pwm1_padmux
),
1094 SIRFSOC_PMX_FUNCTION("pwm2", pwm2grp
, pwm2_padmux
),
1095 SIRFSOC_PMX_FUNCTION("pwm3", pwm3grp
, pwm3_padmux
),
1096 SIRFSOC_PMX_FUNCTION("pwm4", pwm4grp
, pwm4_padmux
),
1097 SIRFSOC_PMX_FUNCTION("vip", vipgrp
, vip_padmux
),
1098 SIRFSOC_PMX_FUNCTION("vip_noupli", vip_noupligrp
, vip_noupli_padmux
),
1099 SIRFSOC_PMX_FUNCTION("warm_rst", warm_rstgrp
, warm_rst_padmux
),
1100 SIRFSOC_PMX_FUNCTION("cko0", cko0grp
, cko0_padmux
),
1101 SIRFSOC_PMX_FUNCTION("cko1", cko1grp
, cko1_padmux
),
1102 SIRFSOC_PMX_FUNCTION("sdmmc0", sdmmc0grp
, sdmmc0_padmux
),
1103 SIRFSOC_PMX_FUNCTION("sdmmc1", sdmmc1grp
, sdmmc1_padmux
),
1104 SIRFSOC_PMX_FUNCTION("sdmmc2", sdmmc2grp
, sdmmc2_padmux
),
1105 SIRFSOC_PMX_FUNCTION("sdmmc3", sdmmc3grp
, sdmmc3_padmux
),
1106 SIRFSOC_PMX_FUNCTION("sdmmc5", sdmmc5grp
, sdmmc5_padmux
),
1107 SIRFSOC_PMX_FUNCTION("sdmmc2_nowp",
1108 sdmmc2_nowpgrp
, sdmmc2_nowp_padmux
),
1109 SIRFSOC_PMX_FUNCTION("usb0_upli_drvbus",
1110 usb0_upli_drvbusgrp
, usb0_upli_drvbus_padmux
),
1111 SIRFSOC_PMX_FUNCTION("usb1_utmi_drvbus",
1112 usb1_utmi_drvbusgrp
, usb1_utmi_drvbus_padmux
),
1113 SIRFSOC_PMX_FUNCTION("usb1_dp_dn", usb1_dp_dngrp
, usb1_dp_dn_padmux
),
1114 SIRFSOC_PMX_FUNCTION("uart1_route_io_usb1",
1115 uart1_route_io_usb1grp
, uart1_route_io_usb1_padmux
),
1116 SIRFSOC_PMX_FUNCTION("pulse_count", pulse_countgrp
, pulse_count_padmux
),
1117 SIRFSOC_PMX_FUNCTION("i2s_mclk", i2smclkgrp
, i2s_mclk_padmux
),
1118 SIRFSOC_PMX_FUNCTION("i2s_ext_clk_input", i2s_ext_clk_inputgrp
,
1119 i2s_ext_clk_input_padmux
),
1120 SIRFSOC_PMX_FUNCTION("i2s", i2sgrp
, i2s_padmux
),
1121 SIRFSOC_PMX_FUNCTION("i2s_no_din", i2s_no_dingrp
, i2s_no_din_padmux
),
1122 SIRFSOC_PMX_FUNCTION("i2s_6chn", i2s_6chngrp
, i2s_6chn_padmux
),
1123 SIRFSOC_PMX_FUNCTION("ac97", ac97grp
, ac97_padmux
),
1124 SIRFSOC_PMX_FUNCTION("nand", nandgrp
, nand_padmux
),
1125 SIRFSOC_PMX_FUNCTION("spi0", spi0grp
, spi0_padmux
),
1126 SIRFSOC_PMX_FUNCTION("spi1", spi1grp
, spi1_padmux
),
1127 SIRFSOC_PMX_FUNCTION("gps", gpsgrp
, gps_padmux
),
1130 struct sirfsoc_pinctrl_data atlas6_pinctrl_data
= {
1131 (struct pinctrl_pin_desc
*)sirfsoc_pads
,
1132 ARRAY_SIZE(sirfsoc_pads
),
1133 (struct sirfsoc_pin_group
*)sirfsoc_pin_groups
,
1134 ARRAY_SIZE(sirfsoc_pin_groups
),
1135 (struct sirfsoc_pmx_func
*)sirfsoc_pmx_functions
,
1136 ARRAY_SIZE(sirfsoc_pmx_functions
),