2 * core.h - DesignWare USB3 DRD Core Header
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
19 #ifndef __DRIVERS_USB_DWC3_CORE_H
20 #define __DRIVERS_USB_DWC3_CORE_H
22 #include <linux/device.h>
23 #include <linux/spinlock.h>
24 #include <linux/ioport.h>
25 #include <linux/list.h>
26 #include <linux/bitops.h>
27 #include <linux/dma-mapping.h>
29 #include <linux/debugfs.h>
30 #include <linux/wait.h>
31 #include <linux/workqueue.h>
33 #include <linux/usb/ch9.h>
34 #include <linux/usb/gadget.h>
35 #include <linux/usb/otg.h>
36 #include <linux/ulpi/interface.h>
38 #include <linux/phy/phy.h>
40 #define DWC3_MSG_MAX 500
42 /* Global constants */
43 #define DWC3_PULL_UP_TIMEOUT 500 /* ms */
44 #define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */
45 #define DWC3_EP0_SETUP_SIZE 512
46 #define DWC3_ENDPOINTS_NUM 32
47 #define DWC3_XHCI_RESOURCES_NUM 2
49 #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
50 #define DWC3_EVENT_BUFFERS_SIZE 4096
51 #define DWC3_EVENT_TYPE_MASK 0xfe
53 #define DWC3_EVENT_TYPE_DEV 0
54 #define DWC3_EVENT_TYPE_CARKIT 3
55 #define DWC3_EVENT_TYPE_I2C 4
57 #define DWC3_DEVICE_EVENT_DISCONNECT 0
58 #define DWC3_DEVICE_EVENT_RESET 1
59 #define DWC3_DEVICE_EVENT_CONNECT_DONE 2
60 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
61 #define DWC3_DEVICE_EVENT_WAKEUP 4
62 #define DWC3_DEVICE_EVENT_HIBER_REQ 5
63 #define DWC3_DEVICE_EVENT_EOPF 6
64 #define DWC3_DEVICE_EVENT_SOF 7
65 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
66 #define DWC3_DEVICE_EVENT_CMD_CMPL 10
67 #define DWC3_DEVICE_EVENT_OVERFLOW 11
69 #define DWC3_GEVNTCOUNT_MASK 0xfffc
70 #define DWC3_GEVNTCOUNT_EHB BIT(31)
71 #define DWC3_GSNPSID_MASK 0xffff0000
72 #define DWC3_GSNPSREV_MASK 0xffff
74 /* DWC3 registers memory space boundries */
75 #define DWC3_XHCI_REGS_START 0x0
76 #define DWC3_XHCI_REGS_END 0x7fff
77 #define DWC3_GLOBALS_REGS_START 0xc100
78 #define DWC3_GLOBALS_REGS_END 0xc6ff
79 #define DWC3_DEVICE_REGS_START 0xc700
80 #define DWC3_DEVICE_REGS_END 0xcbff
81 #define DWC3_OTG_REGS_START 0xcc00
82 #define DWC3_OTG_REGS_END 0xccff
84 /* Global Registers */
85 #define DWC3_GSBUSCFG0 0xc100
86 #define DWC3_GSBUSCFG1 0xc104
87 #define DWC3_GTXTHRCFG 0xc108
88 #define DWC3_GRXTHRCFG 0xc10c
89 #define DWC3_GCTL 0xc110
90 #define DWC3_GEVTEN 0xc114
91 #define DWC3_GSTS 0xc118
92 #define DWC3_GUCTL1 0xc11c
93 #define DWC3_GSNPSID 0xc120
94 #define DWC3_GGPIO 0xc124
95 #define DWC3_GUID 0xc128
96 #define DWC3_GUCTL 0xc12c
97 #define DWC3_GBUSERRADDR0 0xc130
98 #define DWC3_GBUSERRADDR1 0xc134
99 #define DWC3_GPRTBIMAP0 0xc138
100 #define DWC3_GPRTBIMAP1 0xc13c
101 #define DWC3_GHWPARAMS0 0xc140
102 #define DWC3_GHWPARAMS1 0xc144
103 #define DWC3_GHWPARAMS2 0xc148
104 #define DWC3_GHWPARAMS3 0xc14c
105 #define DWC3_GHWPARAMS4 0xc150
106 #define DWC3_GHWPARAMS5 0xc154
107 #define DWC3_GHWPARAMS6 0xc158
108 #define DWC3_GHWPARAMS7 0xc15c
109 #define DWC3_GDBGFIFOSPACE 0xc160
110 #define DWC3_GDBGLTSSM 0xc164
111 #define DWC3_GPRTBIMAP_HS0 0xc180
112 #define DWC3_GPRTBIMAP_HS1 0xc184
113 #define DWC3_GPRTBIMAP_FS0 0xc188
114 #define DWC3_GPRTBIMAP_FS1 0xc18c
115 #define DWC3_GUCTL2 0xc19c
117 #define DWC3_VER_NUMBER 0xc1a0
118 #define DWC3_VER_TYPE 0xc1a4
120 #define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04))
121 #define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04))
123 #define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04))
125 #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04))
127 #define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04))
128 #define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04))
130 #define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10))
131 #define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10))
132 #define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10))
133 #define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10))
135 #define DWC3_GHWPARAMS8 0xc600
136 #define DWC3_GFLADJ 0xc630
138 /* Device Registers */
139 #define DWC3_DCFG 0xc700
140 #define DWC3_DCTL 0xc704
141 #define DWC3_DEVTEN 0xc708
142 #define DWC3_DSTS 0xc70c
143 #define DWC3_DGCMDPAR 0xc710
144 #define DWC3_DGCMD 0xc714
145 #define DWC3_DALEPENA 0xc720
147 #define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10))
148 #define DWC3_DEPCMDPAR2 0x00
149 #define DWC3_DEPCMDPAR1 0x04
150 #define DWC3_DEPCMDPAR0 0x08
151 #define DWC3_DEPCMD 0x0c
153 #define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4))
156 #define DWC3_OCFG 0xcc00
157 #define DWC3_OCTL 0xcc04
158 #define DWC3_OEVT 0xcc08
159 #define DWC3_OEVTEN 0xcc0C
160 #define DWC3_OSTS 0xcc10
164 /* Global Debug Queue/FIFO Space Available Register */
165 #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
166 #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
167 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
169 #define DWC3_TXFIFOQ 1
170 #define DWC3_RXFIFOQ 3
171 #define DWC3_TXREQQ 5
172 #define DWC3_RXREQQ 7
173 #define DWC3_RXINFOQ 9
174 #define DWC3_DESCFETCHQ 13
175 #define DWC3_EVENTQ 15
177 /* Global RX Threshold Configuration Register */
178 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
179 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
180 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
182 /* Global Configuration Register */
183 #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
184 #define DWC3_GCTL_U2RSTECN BIT(16)
185 #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
186 #define DWC3_GCTL_CLK_BUS (0)
187 #define DWC3_GCTL_CLK_PIPE (1)
188 #define DWC3_GCTL_CLK_PIPEHALF (2)
189 #define DWC3_GCTL_CLK_MASK (3)
191 #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
192 #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
193 #define DWC3_GCTL_PRTCAP_HOST 1
194 #define DWC3_GCTL_PRTCAP_DEVICE 2
195 #define DWC3_GCTL_PRTCAP_OTG 3
197 #define DWC3_GCTL_CORESOFTRESET BIT(11)
198 #define DWC3_GCTL_SOFITPSYNC BIT(10)
199 #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
200 #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
201 #define DWC3_GCTL_DISSCRAMBLE BIT(3)
202 #define DWC3_GCTL_U2EXIT_LFPS BIT(2)
203 #define DWC3_GCTL_GBLHIBERNATIONEN BIT(1)
204 #define DWC3_GCTL_DSBLCLKGTNG BIT(0)
206 /* Global User Control 1 Register */
207 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS BIT(28)
208 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24)
210 /* Global USB2 PHY Configuration Register */
211 #define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31)
212 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30)
213 #define DWC3_GUSB2PHYCFG_SUSPHY BIT(6)
214 #define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4)
215 #define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8)
216 #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
217 #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
218 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
219 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
220 #define USBTRDTIM_UTMI_8_BIT 9
221 #define USBTRDTIM_UTMI_16_BIT 5
222 #define UTMI_PHYIF_16_BIT 1
223 #define UTMI_PHYIF_8_BIT 0
225 /* Global USB2 PHY Vendor Control Register */
226 #define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25)
227 #define DWC3_GUSB2PHYACC_BUSY BIT(23)
228 #define DWC3_GUSB2PHYACC_WRITE BIT(22)
229 #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
230 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
231 #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
233 /* Global USB3 PIPE Control Register */
234 #define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31)
235 #define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29)
236 #define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28)
237 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27)
238 #define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24)
239 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
240 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
241 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
242 #define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18)
243 #define DWC3_GUSB3PIPECTL_SUSPHY BIT(17)
244 #define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9)
245 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8)
246 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
247 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
249 /* Global TX Fifo Size Register */
250 #define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
251 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
253 /* Global Event Size Registers */
254 #define DWC3_GEVNTSIZ_INTMASK BIT(31)
255 #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
257 /* Global HWPARAMS0 Register */
258 #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
259 #define DWC3_GHWPARAMS0_MODE_GADGET 0
260 #define DWC3_GHWPARAMS0_MODE_HOST 1
261 #define DWC3_GHWPARAMS0_MODE_DRD 2
262 #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
263 #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
264 #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
265 #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
266 #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
268 /* Global HWPARAMS1 Register */
269 #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
270 #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
271 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
272 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
273 #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
274 #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
276 /* Global HWPARAMS3 Register */
277 #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
278 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
279 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
280 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
281 #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
282 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
283 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
284 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
285 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
286 #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
287 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
288 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
290 /* Global HWPARAMS4 Register */
291 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
292 #define DWC3_MAX_HIBER_SCRATCHBUFS 15
294 /* Global HWPARAMS6 Register */
295 #define DWC3_GHWPARAMS6_EN_FPGA BIT(7)
297 /* Global HWPARAMS7 Register */
298 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
299 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
301 /* Global Frame Length Adjustment Register */
302 #define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7)
303 #define DWC3_GFLADJ_30MHZ_MASK 0x3f
305 /* Global User Control Register 2 */
306 #define DWC3_GUCTL2_RST_ACTBITLATER BIT(14)
308 /* Device Configuration Register */
309 #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
310 #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
312 #define DWC3_DCFG_SPEED_MASK (7 << 0)
313 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
314 #define DWC3_DCFG_SUPERSPEED (4 << 0)
315 #define DWC3_DCFG_HIGHSPEED (0 << 0)
316 #define DWC3_DCFG_FULLSPEED BIT(0)
317 #define DWC3_DCFG_LOWSPEED (2 << 0)
319 #define DWC3_DCFG_NUMP_SHIFT 17
320 #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
321 #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
322 #define DWC3_DCFG_LPM_CAP BIT(22)
324 /* Device Control Register */
325 #define DWC3_DCTL_RUN_STOP BIT(31)
326 #define DWC3_DCTL_CSFTRST BIT(30)
327 #define DWC3_DCTL_LSFTRST BIT(29)
329 #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
330 #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
332 #define DWC3_DCTL_APPL1RES BIT(23)
334 /* These apply for core versions 1.87a and earlier */
335 #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
336 #define DWC3_DCTL_TRGTULST(n) ((n) << 17)
337 #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
338 #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
339 #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
340 #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
341 #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
343 /* These apply for core versions 1.94a and later */
344 #define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
345 #define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
347 #define DWC3_DCTL_KEEP_CONNECT BIT(19)
348 #define DWC3_DCTL_L1_HIBER_EN BIT(18)
349 #define DWC3_DCTL_CRS BIT(17)
350 #define DWC3_DCTL_CSS BIT(16)
352 #define DWC3_DCTL_INITU2ENA BIT(12)
353 #define DWC3_DCTL_ACCEPTU2ENA BIT(11)
354 #define DWC3_DCTL_INITU1ENA BIT(10)
355 #define DWC3_DCTL_ACCEPTU1ENA BIT(9)
356 #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
358 #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
359 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
361 #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
362 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
363 #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
364 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
365 #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
366 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
367 #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
369 /* Device Event Enable Register */
370 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12)
371 #define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11)
372 #define DWC3_DEVTEN_CMDCMPLTEN BIT(10)
373 #define DWC3_DEVTEN_ERRTICERREN BIT(9)
374 #define DWC3_DEVTEN_SOFEN BIT(7)
375 #define DWC3_DEVTEN_EOPFEN BIT(6)
376 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5)
377 #define DWC3_DEVTEN_WKUPEVTEN BIT(4)
378 #define DWC3_DEVTEN_ULSTCNGEN BIT(3)
379 #define DWC3_DEVTEN_CONNECTDONEEN BIT(2)
380 #define DWC3_DEVTEN_USBRSTEN BIT(1)
381 #define DWC3_DEVTEN_DISCONNEVTEN BIT(0)
383 /* Device Status Register */
384 #define DWC3_DSTS_DCNRD BIT(29)
386 /* This applies for core versions 1.87a and earlier */
387 #define DWC3_DSTS_PWRUPREQ BIT(24)
389 /* These apply for core versions 1.94a and later */
390 #define DWC3_DSTS_RSS BIT(25)
391 #define DWC3_DSTS_SSS BIT(24)
393 #define DWC3_DSTS_COREIDLE BIT(23)
394 #define DWC3_DSTS_DEVCTRLHLT BIT(22)
396 #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
397 #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
399 #define DWC3_DSTS_RXFIFOEMPTY BIT(17)
401 #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
402 #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
404 #define DWC3_DSTS_CONNECTSPD (7 << 0)
406 #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
407 #define DWC3_DSTS_SUPERSPEED (4 << 0)
408 #define DWC3_DSTS_HIGHSPEED (0 << 0)
409 #define DWC3_DSTS_FULLSPEED BIT(0)
410 #define DWC3_DSTS_LOWSPEED (2 << 0)
412 /* Device Generic Command Register */
413 #define DWC3_DGCMD_SET_LMP 0x01
414 #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
415 #define DWC3_DGCMD_XMIT_FUNCTION 0x03
417 /* These apply for core versions 1.94a and later */
418 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
419 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
421 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
422 #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
423 #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
424 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
426 #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
427 #define DWC3_DGCMD_CMDACT BIT(10)
428 #define DWC3_DGCMD_CMDIOC BIT(8)
430 /* Device Generic Command Parameter Register */
431 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0)
432 #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
433 #define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
434 #define DWC3_DGCMDPAR_TX_FIFO BIT(5)
435 #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
436 #define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0)
438 /* Device Endpoint Command Register */
439 #define DWC3_DEPCMD_PARAM_SHIFT 16
440 #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
441 #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
442 #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
443 #define DWC3_DEPCMD_HIPRI_FORCERM BIT(11)
444 #define DWC3_DEPCMD_CLEARPENDIN BIT(11)
445 #define DWC3_DEPCMD_CMDACT BIT(10)
446 #define DWC3_DEPCMD_CMDIOC BIT(8)
448 #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
449 #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
450 #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
451 #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
452 #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
453 #define DWC3_DEPCMD_SETSTALL (0x04 << 0)
454 /* This applies for core versions 1.90a and earlier */
455 #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
456 /* This applies for core versions 1.94a and later */
457 #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
458 #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
459 #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
461 #define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
463 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
464 #define DWC3_DALEPENA_EP(n) BIT(n)
466 #define DWC3_DEPCMD_TYPE_CONTROL 0
467 #define DWC3_DEPCMD_TYPE_ISOC 1
468 #define DWC3_DEPCMD_TYPE_BULK 2
469 #define DWC3_DEPCMD_TYPE_INTR 3
471 #define DWC3_DEV_IMOD_COUNT_SHIFT 16
472 #define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
473 #define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
474 #define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
481 * struct dwc3_event_buffer - Software event buffer representation
483 * @cache: The buffer cache used in the threaded interrupt
484 * @length: size of this buffer
485 * @lpos: event offset
486 * @count: cache of last read event count register
487 * @flags: flags related to this event buffer
489 * @dwc: pointer to DWC controller
491 struct dwc3_event_buffer
{
499 #define DWC3_EVENT_PENDING BIT(0)
506 #define DWC3_EP_FLAG_STALLED BIT(0)
507 #define DWC3_EP_FLAG_WEDGED BIT(1)
509 #define DWC3_EP_DIRECTION_TX true
510 #define DWC3_EP_DIRECTION_RX false
512 #define DWC3_TRB_NUM 256
515 * struct dwc3_ep - device side endpoint representation
516 * @endpoint: usb endpoint
517 * @pending_list: list of pending requests for this endpoint
518 * @started_list: list of started requests on this endpoint
519 * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
520 * @lock: spinlock for endpoint request queue traversal
521 * @regs: pointer to first endpoint register
522 * @trb_pool: array of transaction buffers
523 * @trb_pool_dma: dma address of @trb_pool
524 * @trb_enqueue: enqueue 'pointer' into TRB array
525 * @trb_dequeue: dequeue 'pointer' into TRB array
526 * @dwc: pointer to DWC controller
527 * @saved_state: ep state saved during hibernation
528 * @flags: endpoint flags (wedged, stalled, ...)
529 * @number: endpoint number (1 - 15)
530 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
531 * @resource_index: Resource transfer index
532 * @interval: the interval on which the ISOC transfer is started
533 * @allocated_requests: number of requests allocated
534 * @queued_requests: number of requests queued for transfer
535 * @name: a human readable name e.g. ep1out-bulk
536 * @direction: true for TX, false for RX
537 * @stream_capable: true when streams are enabled
540 struct usb_ep endpoint
;
541 struct list_head pending_list
;
542 struct list_head started_list
;
544 wait_queue_head_t wait_end_transfer
;
549 struct dwc3_trb
*trb_pool
;
550 dma_addr_t trb_pool_dma
;
555 #define DWC3_EP_ENABLED BIT(0)
556 #define DWC3_EP_STALL BIT(1)
557 #define DWC3_EP_WEDGE BIT(2)
558 #define DWC3_EP_BUSY BIT(4)
559 #define DWC3_EP_PENDING_REQUEST BIT(5)
560 #define DWC3_EP_MISSED_ISOC BIT(6)
561 #define DWC3_EP_END_TRANSFER_PENDING BIT(7)
562 #define DWC3_EP_TRANSFER_STARTED BIT(8)
564 /* This last one is specific to EP0 */
565 #define DWC3_EP0_DIR_IN BIT(31)
568 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
569 * use a u8 type here. If anybody decides to increase number of TRBs to
570 * anything larger than 256 - I can't see why people would want to do
571 * this though - then this type needs to be changed.
573 * By using u8 types we ensure that our % operator when incrementing
574 * enqueue and dequeue get optimized away by the compiler.
582 u32 allocated_requests
;
588 unsigned direction
:1;
589 unsigned stream_capable
:1;
593 DWC3_PHY_UNKNOWN
= 0,
599 DWC3_EP0_UNKNOWN
= 0,
602 DWC3_EP0_NRDY_STATUS
,
605 enum dwc3_ep0_state
{
612 enum dwc3_link_state
{
614 DWC3_LINK_STATE_U0
= 0x00, /* in HS, means ON */
615 DWC3_LINK_STATE_U1
= 0x01,
616 DWC3_LINK_STATE_U2
= 0x02, /* in HS, means SLEEP */
617 DWC3_LINK_STATE_U3
= 0x03, /* in HS, means SUSPEND */
618 DWC3_LINK_STATE_SS_DIS
= 0x04,
619 DWC3_LINK_STATE_RX_DET
= 0x05, /* in HS, means Early Suspend */
620 DWC3_LINK_STATE_SS_INACT
= 0x06,
621 DWC3_LINK_STATE_POLL
= 0x07,
622 DWC3_LINK_STATE_RECOV
= 0x08,
623 DWC3_LINK_STATE_HRESET
= 0x09,
624 DWC3_LINK_STATE_CMPLY
= 0x0a,
625 DWC3_LINK_STATE_LPBK
= 0x0b,
626 DWC3_LINK_STATE_RESET
= 0x0e,
627 DWC3_LINK_STATE_RESUME
= 0x0f,
628 DWC3_LINK_STATE_MASK
= 0x0f,
631 /* TRB Length, PCM and Status */
632 #define DWC3_TRB_SIZE_MASK (0x00ffffff)
633 #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
634 #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
635 #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
637 #define DWC3_TRBSTS_OK 0
638 #define DWC3_TRBSTS_MISSED_ISOC 1
639 #define DWC3_TRBSTS_SETUP_PENDING 2
640 #define DWC3_TRB_STS_XFER_IN_PROG 4
643 #define DWC3_TRB_CTRL_HWO BIT(0)
644 #define DWC3_TRB_CTRL_LST BIT(1)
645 #define DWC3_TRB_CTRL_CHN BIT(2)
646 #define DWC3_TRB_CTRL_CSP BIT(3)
647 #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
648 #define DWC3_TRB_CTRL_ISP_IMI BIT(10)
649 #define DWC3_TRB_CTRL_IOC BIT(11)
650 #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
652 #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
653 #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
654 #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
655 #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
656 #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
657 #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
658 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
659 #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
660 #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
663 * struct dwc3_trb - transfer request block (hw format)
677 * struct dwc3_hwparams - copy of HWPARAMS registers
678 * @hwparams0: GHWPARAMS0
679 * @hwparams1: GHWPARAMS1
680 * @hwparams2: GHWPARAMS2
681 * @hwparams3: GHWPARAMS3
682 * @hwparams4: GHWPARAMS4
683 * @hwparams5: GHWPARAMS5
684 * @hwparams6: GHWPARAMS6
685 * @hwparams7: GHWPARAMS7
686 * @hwparams8: GHWPARAMS8
688 struct dwc3_hwparams
{
701 #define DWC3_MODE(n) ((n) & 0x7)
703 #define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
706 #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
709 #define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
710 #define DWC3_NUM_EPS_MASK (0x3f << 12)
711 #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
712 (DWC3_NUM_EPS_MASK)) >> 12)
713 #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
714 (DWC3_NUM_IN_EPS_MASK)) >> 18)
717 #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
720 * struct dwc3_request - representation of a transfer request
721 * @request: struct usb_request to be transferred
722 * @list: a list_head used for request queueing
723 * @dep: struct dwc3_ep owning this request
724 * @sg: pointer to first incomplete sg
725 * @num_pending_sgs: counter to pending sgs
726 * @remaining: amount of data remaining
727 * @epnum: endpoint number to which this request refers
728 * @trb: pointer to struct dwc3_trb
729 * @trb_dma: DMA address of @trb
730 * @unaligned: true for OUT endpoints with length not divisible by maxp
731 * @direction: IN or OUT direction flag
732 * @mapped: true when request has been dma-mapped
733 * @started: request is started
736 struct dwc3_request
{
737 struct usb_request request
;
738 struct list_head list
;
740 struct scatterlist
*sg
;
742 unsigned num_pending_sgs
;
745 struct dwc3_trb
*trb
;
748 unsigned unaligned
:1;
749 unsigned direction
:1;
756 * struct dwc3_scratchpad_array - hibernation scratchpad array
757 * (format defined by hw)
759 struct dwc3_scratchpad_array
{
760 __le64 dma_adr
[DWC3_MAX_HIBER_SCRATCHBUFS
];
764 * struct dwc3 - representation of our controller
765 * @drd_work: workqueue used for role swapping
766 * @ep0_trb: trb which is used for the ctrl_req
767 * @bounce: address of bounce buffer
768 * @scratchbuf: address of scratch buffer
769 * @setup_buf: used while precessing STD USB requests
770 * @ep0_trb_addr: dma address of @ep0_trb
771 * @bounce_addr: dma address of @bounce
772 * @ep0_usb_req: dummy req used while handling STD USB requests
773 * @scratch_addr: dma address of scratchbuf
774 * @ep0_in_setup: one control transfer is completed and enter setup phase
775 * @lock: for synchronizing
776 * @dev: pointer to our struct device
777 * @sysdev: pointer to the DMA-capable device
778 * @xhci: pointer to our xHCI child
779 * @xhci_resources: struct resources for our @xhci child
780 * @ev_buf: struct dwc3_event_buffer pointer
781 * @eps: endpoint array
782 * @gadget: device side representation of the peripheral controller
783 * @gadget_driver: pointer to the gadget driver
784 * @regs: base address for our registers
785 * @regs_size: address space size
786 * @fladj: frame length adjustment
787 * @irq_gadget: peripheral controller's IRQ number
788 * @nr_scratch: number of scratch buffers
789 * @u1u2: only used on revisions <1.83a for workaround
790 * @maximum_speed: maximum speed requested (mainly for testing purposes)
791 * @revision: revision register contents
792 * @dr_mode: requested mode of operation
793 * @current_dr_role: current role of operation when in dual-role mode
794 * @desired_dr_role: desired role of operation when in dual-role mode
795 * @edev: extcon handle
796 * @edev_nb: extcon notifier
797 * @hsphy_mode: UTMI phy mode, one of following:
798 * - USBPHY_INTERFACE_MODE_UTMI
799 * - USBPHY_INTERFACE_MODE_UTMIW
800 * @usb2_phy: pointer to USB2 PHY
801 * @usb3_phy: pointer to USB3 PHY
802 * @usb2_generic_phy: pointer to USB2 PHY
803 * @usb3_generic_phy: pointer to USB3 PHY
804 * @ulpi: pointer to ulpi interface
805 * @isoch_delay: wValue from Set Isochronous Delay request;
806 * @u2sel: parameter from Set SEL request.
807 * @u2pel: parameter from Set SEL request.
808 * @u1sel: parameter from Set SEL request.
809 * @u1pel: parameter from Set SEL request.
810 * @num_eps: number of endpoints
811 * @ep0_next_event: hold the next expected event
812 * @ep0state: state of endpoint zero
813 * @link_state: link state
814 * @speed: device speed (super, high, full, low)
815 * @hwparams: copy of hwparams registers
816 * @root: debugfs root folder pointer
817 * @regset: debugfs pointer to regdump file
818 * @test_mode: true when we're entering a USB test mode
819 * @test_mode_nr: test feature selector
820 * @lpm_nyet_threshold: LPM NYET response threshold
821 * @hird_threshold: HIRD threshold
822 * @hsphy_interface: "utmi" or "ulpi"
823 * @connected: true when we're connected to a host, false otherwise
824 * @delayed_status: true when gadget driver asks for delayed status
825 * @ep0_bounced: true when we used bounce buffer
826 * @ep0_expect_in: true when we expect a DATA IN transfer
827 * @has_hibernation: true when dwc3 was configured with Hibernation
828 * @sysdev_is_parent: true when dwc3 device has a parent driver
829 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
830 * there's now way for software to detect this in runtime.
831 * @is_utmi_l1_suspend: the core asserts output signal
833 * 1 - utmi_l1_suspend_n
834 * @is_fpga: true when we are using the FPGA board
835 * @pending_events: true when we have pending IRQs to be handled
836 * @pullups_connected: true when Run/Stop bit is set
837 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
838 * @three_stage_setup: set if we perform a three phase setup
839 * @usb3_lpm_capable: set if hadrware supports Link Power Management
840 * @disable_scramble_quirk: set if we enable the disable scramble quirk
841 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
842 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
843 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
844 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
845 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
846 * @lfps_filter_quirk: set if we enable LFPS filter quirk
847 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
848 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
849 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
850 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
851 * disabling the suspend signal to the PHY.
852 * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
853 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
854 * in GUSB2PHYCFG, specify that USB2 PHY doesn't
855 * provide a free-running PHY clock.
856 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
858 * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
859 * check during HS transmit.
860 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
861 * @tx_de_emphasis: Tx de-emphasis value
862 * 0 - -6dB de-emphasis
863 * 1 - -3.5dB de-emphasis
866 * @imod_interval: set the interrupt moderation interval in 250ns
867 * increments or 0 to disable.
870 struct work_struct drd_work
;
871 struct dwc3_trb
*ep0_trb
;
875 dma_addr_t ep0_trb_addr
;
876 dma_addr_t bounce_addr
;
877 dma_addr_t scratch_addr
;
878 struct dwc3_request ep0_usb_req
;
879 struct completion ep0_in_setup
;
885 struct device
*sysdev
;
887 struct platform_device
*xhci
;
888 struct resource xhci_resources
[DWC3_XHCI_RESOURCES_NUM
];
890 struct dwc3_event_buffer
*ev_buf
;
891 struct dwc3_ep
*eps
[DWC3_ENDPOINTS_NUM
];
893 struct usb_gadget gadget
;
894 struct usb_gadget_driver
*gadget_driver
;
896 struct usb_phy
*usb2_phy
;
897 struct usb_phy
*usb3_phy
;
899 struct phy
*usb2_generic_phy
;
900 struct phy
*usb3_generic_phy
;
907 enum usb_dr_mode dr_mode
;
910 struct extcon_dev
*edev
;
911 struct notifier_block edev_nb
;
912 enum usb_phy_interface hsphy_mode
;
921 * All 3.1 IP version constants are greater than the 3.0 IP
922 * version constants. This works for most version checks in
923 * dwc3. However, in the future, this may not apply as
924 * features may be developed on newer versions of the 3.0 IP
925 * that are not in the 3.1 IP.
929 #define DWC3_REVISION_173A 0x5533173a
930 #define DWC3_REVISION_175A 0x5533175a
931 #define DWC3_REVISION_180A 0x5533180a
932 #define DWC3_REVISION_183A 0x5533183a
933 #define DWC3_REVISION_185A 0x5533185a
934 #define DWC3_REVISION_187A 0x5533187a
935 #define DWC3_REVISION_188A 0x5533188a
936 #define DWC3_REVISION_190A 0x5533190a
937 #define DWC3_REVISION_194A 0x5533194a
938 #define DWC3_REVISION_200A 0x5533200a
939 #define DWC3_REVISION_202A 0x5533202a
940 #define DWC3_REVISION_210A 0x5533210a
941 #define DWC3_REVISION_220A 0x5533220a
942 #define DWC3_REVISION_230A 0x5533230a
943 #define DWC3_REVISION_240A 0x5533240a
944 #define DWC3_REVISION_250A 0x5533250a
945 #define DWC3_REVISION_260A 0x5533260a
946 #define DWC3_REVISION_270A 0x5533270a
947 #define DWC3_REVISION_280A 0x5533280a
948 #define DWC3_REVISION_290A 0x5533290a
949 #define DWC3_REVISION_300A 0x5533300a
950 #define DWC3_REVISION_310A 0x5533310a
953 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
954 * just so dwc31 revisions are always larger than dwc3.
956 #define DWC3_REVISION_IS_DWC31 0x80000000
957 #define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
958 #define DWC3_USB31_REVISION_120A (0x3132302a | DWC3_REVISION_IS_DWC31)
960 enum dwc3_ep0_next ep0_next_event
;
961 enum dwc3_ep0_state ep0state
;
962 enum dwc3_link_state link_state
;
974 struct dwc3_hwparams hwparams
;
976 struct debugfs_regset32
*regset
;
980 u8 lpm_nyet_threshold
;
983 const char *hsphy_interface
;
985 unsigned connected
:1;
986 unsigned delayed_status
:1;
987 unsigned ep0_bounced
:1;
988 unsigned ep0_expect_in
:1;
989 unsigned has_hibernation
:1;
990 unsigned sysdev_is_parent
:1;
991 unsigned has_lpm_erratum
:1;
992 unsigned is_utmi_l1_suspend
:1;
994 unsigned pending_events
:1;
995 unsigned pullups_connected
:1;
996 unsigned setup_packet_pending
:1;
997 unsigned three_stage_setup
:1;
998 unsigned usb3_lpm_capable
:1;
1000 unsigned disable_scramble_quirk
:1;
1001 unsigned u2exit_lfps_quirk
:1;
1002 unsigned u2ss_inp3_quirk
:1;
1003 unsigned req_p1p2p3_quirk
:1;
1004 unsigned del_p1p2p3_quirk
:1;
1005 unsigned del_phy_power_chg_quirk
:1;
1006 unsigned lfps_filter_quirk
:1;
1007 unsigned rx_detect_poll_quirk
:1;
1008 unsigned dis_u3_susphy_quirk
:1;
1009 unsigned dis_u2_susphy_quirk
:1;
1010 unsigned dis_enblslpm_quirk
:1;
1011 unsigned dis_rxdet_inp3_quirk
:1;
1012 unsigned dis_u2_freeclk_exists_quirk
:1;
1013 unsigned dis_del_phy_power_chg_quirk
:1;
1014 unsigned dis_tx_ipgap_linecheck_quirk
:1;
1016 unsigned tx_de_emphasis_quirk
:1;
1017 unsigned tx_de_emphasis
:2;
1022 #define work_to_dwc(w) (container_of((w), struct dwc3, drd_work))
1024 /* -------------------------------------------------------------------------- */
1026 struct dwc3_event_type
{
1029 u32 reserved8_31
:24;
1032 #define DWC3_DEPEVT_XFERCOMPLETE 0x01
1033 #define DWC3_DEPEVT_XFERINPROGRESS 0x02
1034 #define DWC3_DEPEVT_XFERNOTREADY 0x03
1035 #define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1036 #define DWC3_DEPEVT_STREAMEVT 0x06
1037 #define DWC3_DEPEVT_EPCMDCMPLT 0x07
1040 * struct dwc3_event_depvt - Device Endpoint Events
1041 * @one_bit: indicates this is an endpoint event (not used)
1042 * @endpoint_number: number of the endpoint
1043 * @endpoint_event: The event we have:
1045 * 0x01 - XferComplete
1046 * 0x02 - XferInProgress
1047 * 0x03 - XferNotReady
1048 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1052 * @reserved11_10: Reserved, don't use.
1053 * @status: Indicates the status of the event. Refer to databook for
1055 * @parameters: Parameters of the current event. Refer to databook for
1058 struct dwc3_event_depevt
{
1060 u32 endpoint_number
:5;
1061 u32 endpoint_event
:4;
1062 u32 reserved11_10
:2;
1065 /* Within XferNotReady */
1066 #define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3)
1068 /* Within XferComplete */
1069 #define DEPEVT_STATUS_BUSERR BIT(0)
1070 #define DEPEVT_STATUS_SHORT BIT(1)
1071 #define DEPEVT_STATUS_IOC BIT(2)
1072 #define DEPEVT_STATUS_LST BIT(3)
1074 /* Stream event only */
1075 #define DEPEVT_STREAMEVT_FOUND 1
1076 #define DEPEVT_STREAMEVT_NOTFOUND 2
1078 /* Control-only Status */
1079 #define DEPEVT_STATUS_CONTROL_DATA 1
1080 #define DEPEVT_STATUS_CONTROL_STATUS 2
1081 #define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
1083 /* In response to Start Transfer */
1084 #define DEPEVT_TRANSFER_NO_RESOURCE 1
1085 #define DEPEVT_TRANSFER_BUS_EXPIRY 2
1089 /* For Command Complete Events */
1090 #define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
1094 * struct dwc3_event_devt - Device Events
1095 * @one_bit: indicates this is a non-endpoint event (not used)
1096 * @device_event: indicates it's a device event. Should read as 0x00
1097 * @type: indicates the type of device event.
1110 * 12 - VndrDevTstRcved
1111 * @reserved15_12: Reserved, not used
1112 * @event_info: Information about this event
1113 * @reserved31_25: Reserved, not used
1115 struct dwc3_event_devt
{
1119 u32 reserved15_12
:4;
1121 u32 reserved31_25
:7;
1125 * struct dwc3_event_gevt - Other Core Events
1126 * @one_bit: indicates this is a non-endpoint event (not used)
1127 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1128 * @phy_port_number: self-explanatory
1129 * @reserved31_12: Reserved, not used.
1131 struct dwc3_event_gevt
{
1134 u32 phy_port_number
:4;
1135 u32 reserved31_12
:20;
1139 * union dwc3_event - representation of Event Buffer contents
1140 * @raw: raw 32-bit event
1141 * @type: the type of the event
1142 * @depevt: Device Endpoint Event
1143 * @devt: Device Event
1144 * @gevt: Global Event
1148 struct dwc3_event_type type
;
1149 struct dwc3_event_depevt depevt
;
1150 struct dwc3_event_devt devt
;
1151 struct dwc3_event_gevt gevt
;
1155 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1157 * @param2: third parameter
1158 * @param1: second parameter
1159 * @param0: first parameter
1161 struct dwc3_gadget_ep_cmd_params
{
1168 * DWC3 Features to be used as Driver Data
1171 #define DWC3_HAS_PERIPHERAL BIT(0)
1172 #define DWC3_HAS_XHCI BIT(1)
1173 #define DWC3_HAS_OTG BIT(3)
1176 void dwc3_set_mode(struct dwc3
*dwc
, u32 mode
);
1177 u32
dwc3_core_fifo_space(struct dwc3_ep
*dep
, u8 type
);
1179 /* check whether we are on the DWC_usb3 core */
1180 static inline bool dwc3_is_usb3(struct dwc3
*dwc
)
1182 return !(dwc
->revision
& DWC3_REVISION_IS_DWC31
);
1185 /* check whether we are on the DWC_usb31 core */
1186 static inline bool dwc3_is_usb31(struct dwc3
*dwc
)
1188 return !!(dwc
->revision
& DWC3_REVISION_IS_DWC31
);
1191 bool dwc3_has_imod(struct dwc3
*dwc
);
1193 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1194 int dwc3_host_init(struct dwc3
*dwc
);
1195 void dwc3_host_exit(struct dwc3
*dwc
);
1197 static inline int dwc3_host_init(struct dwc3
*dwc
)
1199 static inline void dwc3_host_exit(struct dwc3
*dwc
)
1203 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1204 int dwc3_gadget_init(struct dwc3
*dwc
);
1205 void dwc3_gadget_exit(struct dwc3
*dwc
);
1206 int dwc3_gadget_set_test_mode(struct dwc3
*dwc
, int mode
);
1207 int dwc3_gadget_get_link_state(struct dwc3
*dwc
);
1208 int dwc3_gadget_set_link_state(struct dwc3
*dwc
, enum dwc3_link_state state
);
1209 int dwc3_send_gadget_ep_cmd(struct dwc3_ep
*dep
, unsigned cmd
,
1210 struct dwc3_gadget_ep_cmd_params
*params
);
1211 int dwc3_send_gadget_generic_command(struct dwc3
*dwc
, unsigned cmd
, u32 param
);
1213 static inline int dwc3_gadget_init(struct dwc3
*dwc
)
1215 static inline void dwc3_gadget_exit(struct dwc3
*dwc
)
1217 static inline int dwc3_gadget_set_test_mode(struct dwc3
*dwc
, int mode
)
1219 static inline int dwc3_gadget_get_link_state(struct dwc3
*dwc
)
1221 static inline int dwc3_gadget_set_link_state(struct dwc3
*dwc
,
1222 enum dwc3_link_state state
)
1225 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep
*dep
, unsigned cmd
,
1226 struct dwc3_gadget_ep_cmd_params
*params
)
1228 static inline int dwc3_send_gadget_generic_command(struct dwc3
*dwc
,
1233 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1234 int dwc3_drd_init(struct dwc3
*dwc
);
1235 void dwc3_drd_exit(struct dwc3
*dwc
);
1237 static inline int dwc3_drd_init(struct dwc3
*dwc
)
1239 static inline void dwc3_drd_exit(struct dwc3
*dwc
)
1243 /* power management interface */
1244 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1245 int dwc3_gadget_suspend(struct dwc3
*dwc
);
1246 int dwc3_gadget_resume(struct dwc3
*dwc
);
1247 void dwc3_gadget_process_pending_events(struct dwc3
*dwc
);
1249 static inline int dwc3_gadget_suspend(struct dwc3
*dwc
)
1254 static inline int dwc3_gadget_resume(struct dwc3
*dwc
)
1259 static inline void dwc3_gadget_process_pending_events(struct dwc3
*dwc
)
1262 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1264 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1265 int dwc3_ulpi_init(struct dwc3
*dwc
);
1266 void dwc3_ulpi_exit(struct dwc3
*dwc
);
1268 static inline int dwc3_ulpi_init(struct dwc3
*dwc
)
1270 static inline void dwc3_ulpi_exit(struct dwc3
*dwc
)
1274 #endif /* __DRIVERS_USB_DWC3_CORE_H */