2 * This file contains code to reset and initialize USB host controllers.
3 * Some of it includes work-arounds for PCI hardware and BIOS quirks.
4 * It may need to run early during booting -- before USB would normally
5 * initialize -- to ensure that Linux doesn't use any legacy modes.
7 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
11 #include <linux/types.h>
12 #include <linux/kernel.h>
13 #include <linux/pci.h>
14 #include <linux/delay.h>
15 #include <linux/export.h>
16 #include <linux/acpi.h>
17 #include <linux/dmi.h>
18 #include "pci-quirks.h"
19 #include "xhci-ext-caps.h"
22 #define UHCI_USBLEGSUP 0xc0 /* legacy support */
23 #define UHCI_USBCMD 0 /* command register */
24 #define UHCI_USBINTR 4 /* interrupt register */
25 #define UHCI_USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
26 #define UHCI_USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
27 #define UHCI_USBCMD_RUN 0x0001 /* RUN/STOP bit */
28 #define UHCI_USBCMD_HCRESET 0x0002 /* Host Controller reset */
29 #define UHCI_USBCMD_EGSM 0x0008 /* Global Suspend Mode */
30 #define UHCI_USBCMD_CONFIGURE 0x0040 /* Config Flag */
31 #define UHCI_USBINTR_RESUME 0x0002 /* Resume interrupt enable */
33 #define OHCI_CONTROL 0x04
34 #define OHCI_CMDSTATUS 0x08
35 #define OHCI_INTRSTATUS 0x0c
36 #define OHCI_INTRENABLE 0x10
37 #define OHCI_INTRDISABLE 0x14
38 #define OHCI_FMINTERVAL 0x34
39 #define OHCI_HCFS (3 << 6) /* hc functional state */
40 #define OHCI_HCR (1 << 0) /* host controller reset */
41 #define OHCI_OCR (1 << 3) /* ownership change request */
42 #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
43 #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
44 #define OHCI_INTR_OC (1 << 30) /* ownership change */
46 #define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
47 #define EHCI_USBCMD 0 /* command register */
48 #define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
49 #define EHCI_USBSTS 4 /* status register */
50 #define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
51 #define EHCI_USBINTR 8 /* interrupt register */
52 #define EHCI_CONFIGFLAG 0x40 /* configured flag register */
53 #define EHCI_USBLEGSUP 0 /* legacy support register */
54 #define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
55 #define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
56 #define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
57 #define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
60 #define AB_REG_BAR_LOW 0xe0
61 #define AB_REG_BAR_HIGH 0xe1
62 #define AB_REG_BAR_SB700 0xf0
63 #define AB_INDX(addr) ((addr) + 0x00)
64 #define AB_DATA(addr) ((addr) + 0x04)
68 #define NB_PCIE_INDX_ADDR 0xe0
69 #define NB_PCIE_INDX_DATA 0xe4
70 #define PCIE_P_CNTL 0x10040
71 #define BIF_NB 0x10002
72 #define NB_PIF0_PWRDOWN_0 0x01100012
73 #define NB_PIF0_PWRDOWN_1 0x01100013
75 #define USB_INTEL_XUSB2PR 0xD0
76 #define USB_INTEL_USB2PRM 0xD4
77 #define USB_INTEL_USB3_PSSEN 0xD8
78 #define USB_INTEL_USB3PRM 0xDC
80 /* ASMEDIA quirk use */
81 #define ASMT_DATA_WRITE0_REG 0xF8
82 #define ASMT_DATA_WRITE1_REG 0xFC
83 #define ASMT_CONTROL_REG 0xE0
84 #define ASMT_CONTROL_WRITE_BIT 0x02
85 #define ASMT_WRITEREG_CMD 0x10423
86 #define ASMT_FLOWCTL_ADDR 0xFA30
87 #define ASMT_FLOWCTL_DATA 0xBA
88 #define ASMT_PSEUDO_DATA 0
91 * amd_chipset_gen values represent AMD different chipset generations
93 enum amd_chipset_gen
{
105 struct amd_chipset_type
{
106 enum amd_chipset_gen gen
;
110 static struct amd_chipset_info
{
111 struct pci_dev
*nb_dev
;
112 struct pci_dev
*smbus_dev
;
114 struct amd_chipset_type sb_type
;
120 static DEFINE_SPINLOCK(amd_lock
);
123 * amd_chipset_sb_type_init - initialize amd chipset southbridge type
125 * AMD FCH/SB generation and revision is identified by SMBus controller
126 * vendor, device and revision IDs.
128 * Returns: 1 if it is an AMD chipset, 0 otherwise.
130 static int amd_chipset_sb_type_init(struct amd_chipset_info
*pinfo
)
133 pinfo
->sb_type
.gen
= AMD_CHIPSET_UNKNOWN
;
135 pinfo
->smbus_dev
= pci_get_device(PCI_VENDOR_ID_ATI
,
136 PCI_DEVICE_ID_ATI_SBX00_SMBUS
, NULL
);
137 if (pinfo
->smbus_dev
) {
138 rev
= pinfo
->smbus_dev
->revision
;
139 if (rev
>= 0x10 && rev
<= 0x1f)
140 pinfo
->sb_type
.gen
= AMD_CHIPSET_SB600
;
141 else if (rev
>= 0x30 && rev
<= 0x3f)
142 pinfo
->sb_type
.gen
= AMD_CHIPSET_SB700
;
143 else if (rev
>= 0x40 && rev
<= 0x4f)
144 pinfo
->sb_type
.gen
= AMD_CHIPSET_SB800
;
146 pinfo
->smbus_dev
= pci_get_device(PCI_VENDOR_ID_AMD
,
148 if (pinfo
->smbus_dev
) {
149 pinfo
->sb_type
.gen
= AMD_CHIPSET_TAISHAN
;
151 pinfo
->smbus_dev
= pci_get_device(PCI_VENDOR_ID_AMD
,
152 PCI_DEVICE_ID_AMD_HUDSON2_SMBUS
, NULL
);
154 if (!pinfo
->smbus_dev
) {
155 pinfo
->sb_type
.gen
= NOT_AMD_CHIPSET
;
159 rev
= pinfo
->smbus_dev
->revision
;
160 if (rev
>= 0x11 && rev
<= 0x14)
161 pinfo
->sb_type
.gen
= AMD_CHIPSET_HUDSON2
;
162 else if (rev
>= 0x15 && rev
<= 0x18)
163 pinfo
->sb_type
.gen
= AMD_CHIPSET_BOLTON
;
164 else if (rev
>= 0x39 && rev
<= 0x3a)
165 pinfo
->sb_type
.gen
= AMD_CHIPSET_YANGTZE
;
168 pinfo
->sb_type
.rev
= rev
;
172 void sb800_prefetch(struct device
*dev
, int on
)
175 struct pci_dev
*pdev
= to_pci_dev(dev
);
177 pci_read_config_word(pdev
, 0x50, &misc
);
179 pci_write_config_word(pdev
, 0x50, misc
& 0xfcff);
181 pci_write_config_word(pdev
, 0x50, misc
| 0x0300);
183 EXPORT_SYMBOL_GPL(sb800_prefetch
);
185 int usb_amd_find_chipset_info(void)
188 struct amd_chipset_info info
;
191 spin_lock_irqsave(&amd_lock
, flags
);
193 /* probe only once */
194 if (amd_chipset
.probe_count
> 0) {
195 amd_chipset
.probe_count
++;
196 spin_unlock_irqrestore(&amd_lock
, flags
);
197 return amd_chipset
.probe_result
;
199 memset(&info
, 0, sizeof(info
));
200 spin_unlock_irqrestore(&amd_lock
, flags
);
202 if (!amd_chipset_sb_type_init(&info
)) {
207 /* Below chipset generations needn't enable AMD PLL quirk */
208 if (info
.sb_type
.gen
== AMD_CHIPSET_UNKNOWN
||
209 info
.sb_type
.gen
== AMD_CHIPSET_SB600
||
210 info
.sb_type
.gen
== AMD_CHIPSET_YANGTZE
||
211 (info
.sb_type
.gen
== AMD_CHIPSET_SB700
&&
212 info
.sb_type
.rev
> 0x3b)) {
213 if (info
.smbus_dev
) {
214 pci_dev_put(info
.smbus_dev
);
215 info
.smbus_dev
= NULL
;
221 info
.nb_dev
= pci_get_device(PCI_VENDOR_ID_AMD
, 0x9601, NULL
);
225 info
.nb_dev
= pci_get_device(PCI_VENDOR_ID_AMD
, 0x1510, NULL
);
229 info
.nb_dev
= pci_get_device(PCI_VENDOR_ID_AMD
,
236 ret
= info
.probe_result
= 1;
237 printk(KERN_DEBUG
"QUIRK: Enable AMD PLL fix\n");
241 spin_lock_irqsave(&amd_lock
, flags
);
242 if (amd_chipset
.probe_count
> 0) {
243 /* race - someone else was faster - drop devices */
245 /* Mark that we where here */
246 amd_chipset
.probe_count
++;
247 ret
= amd_chipset
.probe_result
;
249 spin_unlock_irqrestore(&amd_lock
, flags
);
251 pci_dev_put(info
.nb_dev
);
252 pci_dev_put(info
.smbus_dev
);
255 /* no race - commit the result */
258 spin_unlock_irqrestore(&amd_lock
, flags
);
263 EXPORT_SYMBOL_GPL(usb_amd_find_chipset_info
);
265 int usb_hcd_amd_remote_wakeup_quirk(struct pci_dev
*pdev
)
267 /* Make sure amd chipset type has already been initialized */
268 usb_amd_find_chipset_info();
269 if (amd_chipset
.sb_type
.gen
== AMD_CHIPSET_YANGTZE
||
270 amd_chipset
.sb_type
.gen
== AMD_CHIPSET_TAISHAN
) {
271 dev_dbg(&pdev
->dev
, "QUIRK: Enable AMD remote wakeup fix\n");
276 EXPORT_SYMBOL_GPL(usb_hcd_amd_remote_wakeup_quirk
);
278 bool usb_amd_hang_symptom_quirk(void)
282 usb_amd_find_chipset_info();
283 rev
= amd_chipset
.sb_type
.rev
;
284 /* SB600 and old version of SB700 have hang symptom bug */
285 return amd_chipset
.sb_type
.gen
== AMD_CHIPSET_SB600
||
286 (amd_chipset
.sb_type
.gen
== AMD_CHIPSET_SB700
&&
287 rev
>= 0x3a && rev
<= 0x3b);
289 EXPORT_SYMBOL_GPL(usb_amd_hang_symptom_quirk
);
291 bool usb_amd_prefetch_quirk(void)
293 usb_amd_find_chipset_info();
294 /* SB800 needs pre-fetch fix */
295 return amd_chipset
.sb_type
.gen
== AMD_CHIPSET_SB800
;
297 EXPORT_SYMBOL_GPL(usb_amd_prefetch_quirk
);
300 * The hardware normally enables the A-link power management feature, which
301 * lets the system lower the power consumption in idle states.
303 * This USB quirk prevents the link going into that lower power state
304 * during isochronous transfers.
306 * Without this quirk, isochronous stream on OHCI/EHCI/xHCI controllers of
307 * some AMD platforms may stutter or have breaks occasionally.
309 static void usb_amd_quirk_pll(int disable
)
311 u32 addr
, addr_low
, addr_high
, val
;
312 u32 bit
= disable
? 0 : 1;
315 spin_lock_irqsave(&amd_lock
, flags
);
318 amd_chipset
.isoc_reqs
++;
319 if (amd_chipset
.isoc_reqs
> 1) {
320 spin_unlock_irqrestore(&amd_lock
, flags
);
324 amd_chipset
.isoc_reqs
--;
325 if (amd_chipset
.isoc_reqs
> 0) {
326 spin_unlock_irqrestore(&amd_lock
, flags
);
331 if (amd_chipset
.sb_type
.gen
== AMD_CHIPSET_SB800
||
332 amd_chipset
.sb_type
.gen
== AMD_CHIPSET_HUDSON2
||
333 amd_chipset
.sb_type
.gen
== AMD_CHIPSET_BOLTON
) {
334 outb_p(AB_REG_BAR_LOW
, 0xcd6);
335 addr_low
= inb_p(0xcd7);
336 outb_p(AB_REG_BAR_HIGH
, 0xcd6);
337 addr_high
= inb_p(0xcd7);
338 addr
= addr_high
<< 8 | addr_low
;
340 outl_p(0x30, AB_INDX(addr
));
341 outl_p(0x40, AB_DATA(addr
));
342 outl_p(0x34, AB_INDX(addr
));
343 val
= inl_p(AB_DATA(addr
));
344 } else if (amd_chipset
.sb_type
.gen
== AMD_CHIPSET_SB700
&&
345 amd_chipset
.sb_type
.rev
<= 0x3b) {
346 pci_read_config_dword(amd_chipset
.smbus_dev
,
347 AB_REG_BAR_SB700
, &addr
);
348 outl(AX_INDXC
, AB_INDX(addr
));
349 outl(0x40, AB_DATA(addr
));
350 outl(AX_DATAC
, AB_INDX(addr
));
351 val
= inl(AB_DATA(addr
));
353 spin_unlock_irqrestore(&amd_lock
, flags
);
359 val
|= (1 << 4) | (1 << 9);
362 val
&= ~((1 << 4) | (1 << 9));
364 outl_p(val
, AB_DATA(addr
));
366 if (!amd_chipset
.nb_dev
) {
367 spin_unlock_irqrestore(&amd_lock
, flags
);
371 if (amd_chipset
.nb_type
== 1 || amd_chipset
.nb_type
== 3) {
373 pci_write_config_dword(amd_chipset
.nb_dev
,
374 NB_PCIE_INDX_ADDR
, addr
);
375 pci_read_config_dword(amd_chipset
.nb_dev
,
376 NB_PCIE_INDX_DATA
, &val
);
378 val
&= ~(1 | (1 << 3) | (1 << 4) | (1 << 9) | (1 << 12));
379 val
|= bit
| (bit
<< 3) | (bit
<< 12);
380 val
|= ((!bit
) << 4) | ((!bit
) << 9);
381 pci_write_config_dword(amd_chipset
.nb_dev
,
382 NB_PCIE_INDX_DATA
, val
);
385 pci_write_config_dword(amd_chipset
.nb_dev
,
386 NB_PCIE_INDX_ADDR
, addr
);
387 pci_read_config_dword(amd_chipset
.nb_dev
,
388 NB_PCIE_INDX_DATA
, &val
);
392 pci_write_config_dword(amd_chipset
.nb_dev
,
393 NB_PCIE_INDX_DATA
, val
);
394 } else if (amd_chipset
.nb_type
== 2) {
395 addr
= NB_PIF0_PWRDOWN_0
;
396 pci_write_config_dword(amd_chipset
.nb_dev
,
397 NB_PCIE_INDX_ADDR
, addr
);
398 pci_read_config_dword(amd_chipset
.nb_dev
,
399 NB_PCIE_INDX_DATA
, &val
);
405 pci_write_config_dword(amd_chipset
.nb_dev
,
406 NB_PCIE_INDX_DATA
, val
);
408 addr
= NB_PIF0_PWRDOWN_1
;
409 pci_write_config_dword(amd_chipset
.nb_dev
,
410 NB_PCIE_INDX_ADDR
, addr
);
411 pci_read_config_dword(amd_chipset
.nb_dev
,
412 NB_PCIE_INDX_DATA
, &val
);
418 pci_write_config_dword(amd_chipset
.nb_dev
,
419 NB_PCIE_INDX_DATA
, val
);
422 spin_unlock_irqrestore(&amd_lock
, flags
);
426 void usb_amd_quirk_pll_disable(void)
428 usb_amd_quirk_pll(1);
430 EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_disable
);
432 static int usb_asmedia_wait_write(struct pci_dev
*pdev
)
434 unsigned long retry_count
;
437 for (retry_count
= 1000; retry_count
> 0; --retry_count
) {
439 pci_read_config_byte(pdev
, ASMT_CONTROL_REG
, &value
);
442 dev_err(&pdev
->dev
, "%s: check_ready ERROR", __func__
);
446 if ((value
& ASMT_CONTROL_WRITE_BIT
) == 0)
449 usleep_range(40, 60);
452 dev_warn(&pdev
->dev
, "%s: check_write_ready timeout", __func__
);
456 void usb_asmedia_modifyflowcontrol(struct pci_dev
*pdev
)
458 if (usb_asmedia_wait_write(pdev
) != 0)
461 /* send command and address to device */
462 pci_write_config_dword(pdev
, ASMT_DATA_WRITE0_REG
, ASMT_WRITEREG_CMD
);
463 pci_write_config_dword(pdev
, ASMT_DATA_WRITE1_REG
, ASMT_FLOWCTL_ADDR
);
464 pci_write_config_byte(pdev
, ASMT_CONTROL_REG
, ASMT_CONTROL_WRITE_BIT
);
466 if (usb_asmedia_wait_write(pdev
) != 0)
469 /* send data to device */
470 pci_write_config_dword(pdev
, ASMT_DATA_WRITE0_REG
, ASMT_FLOWCTL_DATA
);
471 pci_write_config_dword(pdev
, ASMT_DATA_WRITE1_REG
, ASMT_PSEUDO_DATA
);
472 pci_write_config_byte(pdev
, ASMT_CONTROL_REG
, ASMT_CONTROL_WRITE_BIT
);
474 EXPORT_SYMBOL_GPL(usb_asmedia_modifyflowcontrol
);
476 void usb_amd_quirk_pll_enable(void)
478 usb_amd_quirk_pll(0);
480 EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_enable
);
482 void usb_amd_dev_put(void)
484 struct pci_dev
*nb
, *smbus
;
487 spin_lock_irqsave(&amd_lock
, flags
);
489 amd_chipset
.probe_count
--;
490 if (amd_chipset
.probe_count
> 0) {
491 spin_unlock_irqrestore(&amd_lock
, flags
);
495 /* save them to pci_dev_put outside of spinlock */
496 nb
= amd_chipset
.nb_dev
;
497 smbus
= amd_chipset
.smbus_dev
;
499 amd_chipset
.nb_dev
= NULL
;
500 amd_chipset
.smbus_dev
= NULL
;
501 amd_chipset
.nb_type
= 0;
502 memset(&amd_chipset
.sb_type
, 0, sizeof(amd_chipset
.sb_type
));
503 amd_chipset
.isoc_reqs
= 0;
504 amd_chipset
.probe_result
= 0;
506 spin_unlock_irqrestore(&amd_lock
, flags
);
511 EXPORT_SYMBOL_GPL(usb_amd_dev_put
);
514 * Make sure the controller is completely inactive, unable to
515 * generate interrupts or do DMA.
517 void uhci_reset_hc(struct pci_dev
*pdev
, unsigned long base
)
519 /* Turn off PIRQ enable and SMI enable. (This also turns off the
520 * BIOS's USB Legacy Support.) Turn off all the R/WC bits too.
522 pci_write_config_word(pdev
, UHCI_USBLEGSUP
, UHCI_USBLEGSUP_RWC
);
524 /* Reset the HC - this will force us to get a
525 * new notification of any already connected
526 * ports due to the virtual disconnect that it
529 outw(UHCI_USBCMD_HCRESET
, base
+ UHCI_USBCMD
);
532 if (inw(base
+ UHCI_USBCMD
) & UHCI_USBCMD_HCRESET
)
533 dev_warn(&pdev
->dev
, "HCRESET not completed yet!\n");
535 /* Just to be safe, disable interrupt requests and
536 * make sure the controller is stopped.
538 outw(0, base
+ UHCI_USBINTR
);
539 outw(0, base
+ UHCI_USBCMD
);
541 EXPORT_SYMBOL_GPL(uhci_reset_hc
);
544 * Initialize a controller that was newly discovered or has just been
545 * resumed. In either case we can't be sure of its previous state.
547 * Returns: 1 if the controller was reset, 0 otherwise.
549 int uhci_check_and_reset_hc(struct pci_dev
*pdev
, unsigned long base
)
552 unsigned int cmd
, intr
;
555 * When restarting a suspended controller, we expect all the
556 * settings to be the same as we left them:
558 * PIRQ and SMI disabled, no R/W bits set in USBLEGSUP;
559 * Controller is stopped and configured with EGSM set;
560 * No interrupts enabled except possibly Resume Detect.
562 * If any of these conditions are violated we do a complete reset.
564 pci_read_config_word(pdev
, UHCI_USBLEGSUP
, &legsup
);
565 if (legsup
& ~(UHCI_USBLEGSUP_RO
| UHCI_USBLEGSUP_RWC
)) {
566 dev_dbg(&pdev
->dev
, "%s: legsup = 0x%04x\n",
571 cmd
= inw(base
+ UHCI_USBCMD
);
572 if ((cmd
& UHCI_USBCMD_RUN
) || !(cmd
& UHCI_USBCMD_CONFIGURE
) ||
573 !(cmd
& UHCI_USBCMD_EGSM
)) {
574 dev_dbg(&pdev
->dev
, "%s: cmd = 0x%04x\n",
579 intr
= inw(base
+ UHCI_USBINTR
);
580 if (intr
& (~UHCI_USBINTR_RESUME
)) {
581 dev_dbg(&pdev
->dev
, "%s: intr = 0x%04x\n",
588 dev_dbg(&pdev
->dev
, "Performing full reset\n");
589 uhci_reset_hc(pdev
, base
);
592 EXPORT_SYMBOL_GPL(uhci_check_and_reset_hc
);
594 static inline int io_type_enabled(struct pci_dev
*pdev
, unsigned int mask
)
597 return !pci_read_config_word(pdev
, PCI_COMMAND
, &cmd
) && (cmd
& mask
);
600 #define pio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_IO)
601 #define mmio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_MEMORY)
603 static void quirk_usb_handoff_uhci(struct pci_dev
*pdev
)
605 unsigned long base
= 0;
608 if (!pio_enabled(pdev
))
611 for (i
= 0; i
< PCI_ROM_RESOURCE
; i
++)
612 if ((pci_resource_flags(pdev
, i
) & IORESOURCE_IO
)) {
613 base
= pci_resource_start(pdev
, i
);
618 uhci_check_and_reset_hc(pdev
, base
);
621 static int mmio_resource_enabled(struct pci_dev
*pdev
, int idx
)
623 return pci_resource_start(pdev
, idx
) && mmio_enabled(pdev
);
626 static void quirk_usb_handoff_ohci(struct pci_dev
*pdev
)
631 bool no_fminterval
= false;
634 if (!mmio_resource_enabled(pdev
, 0))
637 base
= pci_ioremap_bar(pdev
, 0);
642 * ULi M5237 OHCI controller locks the whole system when accessing
643 * the OHCI_FMINTERVAL offset.
645 if (pdev
->vendor
== PCI_VENDOR_ID_AL
&& pdev
->device
== 0x5237)
646 no_fminterval
= true;
648 control
= readl(base
+ OHCI_CONTROL
);
650 /* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
652 #define OHCI_CTRL_MASK (OHCI_CTRL_RWC | OHCI_CTRL_IR)
654 #define OHCI_CTRL_MASK OHCI_CTRL_RWC
656 if (control
& OHCI_CTRL_IR
) {
657 int wait_time
= 500; /* arbitrary; 5 seconds */
658 writel(OHCI_INTR_OC
, base
+ OHCI_INTRENABLE
);
659 writel(OHCI_OCR
, base
+ OHCI_CMDSTATUS
);
660 while (wait_time
> 0 &&
661 readl(base
+ OHCI_CONTROL
) & OHCI_CTRL_IR
) {
667 "OHCI: BIOS handoff failed (BIOS bug?) %08x\n",
668 readl(base
+ OHCI_CONTROL
));
672 /* disable interrupts */
673 writel((u32
) ~0, base
+ OHCI_INTRDISABLE
);
675 /* Reset the USB bus, if the controller isn't already in RESET */
676 if (control
& OHCI_HCFS
) {
677 /* Go into RESET, preserving RWC (and possibly IR) */
678 writel(control
& OHCI_CTRL_MASK
, base
+ OHCI_CONTROL
);
679 readl(base
+ OHCI_CONTROL
);
681 /* drive bus reset for at least 50 ms (7.1.7.5) */
685 /* software reset of the controller, preserving HcFmInterval */
687 fminterval
= readl(base
+ OHCI_FMINTERVAL
);
689 writel(OHCI_HCR
, base
+ OHCI_CMDSTATUS
);
691 /* reset requires max 10 us delay */
692 for (cnt
= 30; cnt
> 0; --cnt
) { /* ... allow extra time */
693 if ((readl(base
+ OHCI_CMDSTATUS
) & OHCI_HCR
) == 0)
699 writel(fminterval
, base
+ OHCI_FMINTERVAL
);
701 /* Now the controller is safely in SUSPEND and nothing can wake it up */
705 static const struct dmi_system_id ehci_dmi_nohandoff_table
[] = {
707 /* Pegatron Lucid (ExoPC) */
709 DMI_MATCH(DMI_BOARD_NAME
, "EXOPG06411"),
710 DMI_MATCH(DMI_BIOS_VERSION
, "Lucid-CE-133"),
714 /* Pegatron Lucid (Ordissimo AIRIS) */
716 DMI_MATCH(DMI_BOARD_NAME
, "M11JB"),
717 DMI_MATCH(DMI_BIOS_VERSION
, "Lucid-"),
721 /* Pegatron Lucid (Ordissimo) */
723 DMI_MATCH(DMI_BOARD_NAME
, "Ordissimo"),
724 DMI_MATCH(DMI_BIOS_VERSION
, "Lucid-"),
730 DMI_MATCH(DMI_BOARD_VENDOR
, "HASEE"),
731 DMI_MATCH(DMI_BOARD_NAME
, "E210"),
732 DMI_MATCH(DMI_BIOS_VERSION
, "6.00"),
738 static void ehci_bios_handoff(struct pci_dev
*pdev
,
739 void __iomem
*op_reg_base
,
742 int try_handoff
= 1, tried_handoff
= 0;
745 * The Pegatron Lucid tablet sporadically waits for 98 seconds trying
746 * the handoff on its unused controller. Skip it.
748 * The HASEE E200 hangs when the semaphore is set (bugzilla #77021).
750 if (pdev
->vendor
== 0x8086 && (pdev
->device
== 0x283a ||
751 pdev
->device
== 0x27cc)) {
752 if (dmi_check_system(ehci_dmi_nohandoff_table
))
756 if (try_handoff
&& (cap
& EHCI_USBLEGSUP_BIOS
)) {
757 dev_dbg(&pdev
->dev
, "EHCI: BIOS handoff\n");
760 /* aleksey_gorelov@phoenix.com reports that some systems need SMI forced on,
761 * but that seems dubious in general (the BIOS left it off intentionally)
762 * and is known to prevent some systems from booting. so we won't do this
763 * unless maybe we can determine when we're on a system that needs SMI forced.
765 /* BIOS workaround (?): be sure the pre-Linux code
768 pci_read_config_dword(pdev
, offset
+ EHCI_USBLEGCTLSTS
, &val
);
769 pci_write_config_dword(pdev
, offset
+ EHCI_USBLEGCTLSTS
,
770 val
| EHCI_USBLEGCTLSTS_SOOE
);
773 /* some systems get upset if this semaphore is
774 * set for any other reason than forcing a BIOS
777 pci_write_config_byte(pdev
, offset
+ 3, 1);
780 /* if boot firmware now owns EHCI, spin till it hands it over. */
783 while ((cap
& EHCI_USBLEGSUP_BIOS
) && (msec
> 0)) {
787 pci_read_config_dword(pdev
, offset
, &cap
);
791 if (cap
& EHCI_USBLEGSUP_BIOS
) {
792 /* well, possibly buggy BIOS... try to shut it down,
793 * and hope nothing goes too wrong
797 "EHCI: BIOS handoff failed (BIOS bug?) %08x\n",
799 pci_write_config_byte(pdev
, offset
+ 2, 0);
802 /* just in case, always disable EHCI SMIs */
803 pci_write_config_dword(pdev
, offset
+ EHCI_USBLEGCTLSTS
, 0);
805 /* If the BIOS ever owned the controller then we can't expect
806 * any power sessions to remain intact.
809 writel(0, op_reg_base
+ EHCI_CONFIGFLAG
);
812 static void quirk_usb_disable_ehci(struct pci_dev
*pdev
)
814 void __iomem
*base
, *op_reg_base
;
815 u32 hcc_params
, cap
, val
;
816 u8 offset
, cap_length
;
817 int wait_time
, count
= 256/4;
819 if (!mmio_resource_enabled(pdev
, 0))
822 base
= pci_ioremap_bar(pdev
, 0);
826 cap_length
= readb(base
);
827 op_reg_base
= base
+ cap_length
;
829 /* EHCI 0.96 and later may have "extended capabilities"
830 * spec section 5.1 explains the bios handoff, e.g. for
831 * booting from USB disk or using a usb keyboard
833 hcc_params
= readl(base
+ EHCI_HCC_PARAMS
);
834 offset
= (hcc_params
>> 8) & 0xff;
835 while (offset
&& --count
) {
836 pci_read_config_dword(pdev
, offset
, &cap
);
838 switch (cap
& 0xff) {
840 ehci_bios_handoff(pdev
, op_reg_base
, cap
, offset
);
842 case 0: /* Illegal reserved cap, set cap=0 so we exit */
843 cap
= 0; /* then fallthrough... */
846 "EHCI: unrecognized capability %02x\n",
849 offset
= (cap
>> 8) & 0xff;
852 dev_printk(KERN_DEBUG
, &pdev
->dev
, "EHCI: capability loop?\n");
855 * halt EHCI & disable its interrupts in any case
857 val
= readl(op_reg_base
+ EHCI_USBSTS
);
858 if ((val
& EHCI_USBSTS_HALTED
) == 0) {
859 val
= readl(op_reg_base
+ EHCI_USBCMD
);
860 val
&= ~EHCI_USBCMD_RUN
;
861 writel(val
, op_reg_base
+ EHCI_USBCMD
);
865 writel(0x3f, op_reg_base
+ EHCI_USBSTS
);
868 val
= readl(op_reg_base
+ EHCI_USBSTS
);
869 if ((val
== ~(u32
)0) || (val
& EHCI_USBSTS_HALTED
)) {
872 } while (wait_time
> 0);
874 writel(0, op_reg_base
+ EHCI_USBINTR
);
875 writel(0x3f, op_reg_base
+ EHCI_USBSTS
);
881 * handshake - spin reading a register until handshake completes
882 * @ptr: address of hc register to be read
883 * @mask: bits to look at in result of read
884 * @done: value of those bits when handshake succeeds
885 * @wait_usec: timeout in microseconds
886 * @delay_usec: delay in microseconds to wait between polling
888 * Polls a register every delay_usec microseconds.
889 * Returns 0 when the mask bits have the value done.
890 * Returns -ETIMEDOUT if this condition is not true after
891 * wait_usec microseconds have passed.
893 static int handshake(void __iomem
*ptr
, u32 mask
, u32 done
,
894 int wait_usec
, int delay_usec
)
904 wait_usec
-= delay_usec
;
905 } while (wait_usec
> 0);
910 * Intel's Panther Point chipset has two host controllers (EHCI and xHCI) that
911 * share some number of ports. These ports can be switched between either
912 * controller. Not all of the ports under the EHCI host controller may be
915 * The ports should be switched over to xHCI before PCI probes for any device
916 * start. This avoids active devices under EHCI being disconnected during the
917 * port switchover, which could cause loss of data on USB storage devices, or
918 * failed boot when the root file system is on a USB mass storage device and is
919 * enumerated under EHCI first.
921 * We write into the xHC's PCI configuration space in some Intel-specific
922 * registers to switch the ports over. The USB 3.0 terminations and the USB
923 * 2.0 data wires are switched separately. We want to enable the SuperSpeed
924 * terminations before switching the USB 2.0 wires over, so that USB 3.0
925 * devices connect at SuperSpeed, rather than at USB 2.0 speeds.
927 void usb_enable_intel_xhci_ports(struct pci_dev
*xhci_pdev
)
930 bool ehci_found
= false;
931 struct pci_dev
*companion
= NULL
;
933 /* Sony VAIO t-series with subsystem device ID 90a8 is not capable of
934 * switching ports from EHCI to xHCI
936 if (xhci_pdev
->subsystem_vendor
== PCI_VENDOR_ID_SONY
&&
937 xhci_pdev
->subsystem_device
== 0x90a8)
940 /* make sure an intel EHCI controller exists */
941 for_each_pci_dev(companion
) {
942 if (companion
->class == PCI_CLASS_SERIAL_USB_EHCI
&&
943 companion
->vendor
== PCI_VENDOR_ID_INTEL
) {
952 /* Don't switchover the ports if the user hasn't compiled the xHCI
953 * driver. Otherwise they will see "dead" USB ports that don't power
956 if (!IS_ENABLED(CONFIG_USB_XHCI_HCD
)) {
957 dev_warn(&xhci_pdev
->dev
,
958 "CONFIG_USB_XHCI_HCD is turned off, defaulting to EHCI.\n");
959 dev_warn(&xhci_pdev
->dev
,
960 "USB 3.0 devices will work at USB 2.0 speeds.\n");
961 usb_disable_xhci_ports(xhci_pdev
);
965 /* Read USB3PRM, the USB 3.0 Port Routing Mask Register
966 * Indicate the ports that can be changed from OS.
968 pci_read_config_dword(xhci_pdev
, USB_INTEL_USB3PRM
,
971 dev_dbg(&xhci_pdev
->dev
, "Configurable ports to enable SuperSpeed: 0x%x\n",
974 /* Write USB3_PSSEN, the USB 3.0 Port SuperSpeed Enable
975 * Register, to turn on SuperSpeed terminations for the
978 pci_write_config_dword(xhci_pdev
, USB_INTEL_USB3_PSSEN
,
981 pci_read_config_dword(xhci_pdev
, USB_INTEL_USB3_PSSEN
,
983 dev_dbg(&xhci_pdev
->dev
,
984 "USB 3.0 ports that are now enabled under xHCI: 0x%x\n",
987 /* Read XUSB2PRM, xHCI USB 2.0 Port Routing Mask Register
988 * Indicate the USB 2.0 ports to be controlled by the xHCI host.
991 pci_read_config_dword(xhci_pdev
, USB_INTEL_USB2PRM
,
994 dev_dbg(&xhci_pdev
->dev
, "Configurable USB 2.0 ports to hand over to xCHI: 0x%x\n",
997 /* Write XUSB2PR, the xHC USB 2.0 Port Routing Register, to
998 * switch the USB 2.0 power and data lines over to the xHCI
1001 pci_write_config_dword(xhci_pdev
, USB_INTEL_XUSB2PR
,
1004 pci_read_config_dword(xhci_pdev
, USB_INTEL_XUSB2PR
,
1006 dev_dbg(&xhci_pdev
->dev
,
1007 "USB 2.0 ports that are now switched over to xHCI: 0x%x\n",
1010 EXPORT_SYMBOL_GPL(usb_enable_intel_xhci_ports
);
1012 void usb_disable_xhci_ports(struct pci_dev
*xhci_pdev
)
1014 pci_write_config_dword(xhci_pdev
, USB_INTEL_USB3_PSSEN
, 0x0);
1015 pci_write_config_dword(xhci_pdev
, USB_INTEL_XUSB2PR
, 0x0);
1017 EXPORT_SYMBOL_GPL(usb_disable_xhci_ports
);
1020 * PCI Quirks for xHCI.
1022 * Takes care of the handoff between the Pre-OS (i.e. BIOS) and the OS.
1023 * It signals to the BIOS that the OS wants control of the host controller,
1024 * and then waits 5 seconds for the BIOS to hand over control.
1025 * If we timeout, assume the BIOS is broken and take control anyway.
1027 static void quirk_usb_handoff_xhci(struct pci_dev
*pdev
)
1031 void __iomem
*op_reg_base
;
1034 int len
= pci_resource_len(pdev
, 0);
1036 if (!mmio_resource_enabled(pdev
, 0))
1039 base
= ioremap_nocache(pci_resource_start(pdev
, 0), len
);
1044 * Find the Legacy Support Capability register -
1045 * this is optional for xHCI host controllers.
1047 ext_cap_offset
= xhci_find_next_ext_cap(base
, 0, XHCI_EXT_CAPS_LEGACY
);
1049 if (!ext_cap_offset
)
1052 if ((ext_cap_offset
+ sizeof(val
)) > len
) {
1053 /* We're reading garbage from the controller */
1054 dev_warn(&pdev
->dev
, "xHCI controller failing to respond");
1057 val
= readl(base
+ ext_cap_offset
);
1059 /* Auto handoff never worked for these devices. Force it and continue */
1060 if ((pdev
->vendor
== PCI_VENDOR_ID_TI
&& pdev
->device
== 0x8241) ||
1061 (pdev
->vendor
== PCI_VENDOR_ID_RENESAS
1062 && pdev
->device
== 0x0014)) {
1063 val
= (val
| XHCI_HC_OS_OWNED
) & ~XHCI_HC_BIOS_OWNED
;
1064 writel(val
, base
+ ext_cap_offset
);
1067 /* If the BIOS owns the HC, signal that the OS wants it, and wait */
1068 if (val
& XHCI_HC_BIOS_OWNED
) {
1069 writel(val
| XHCI_HC_OS_OWNED
, base
+ ext_cap_offset
);
1071 /* Wait for 5 seconds with 10 microsecond polling interval */
1072 timeout
= handshake(base
+ ext_cap_offset
, XHCI_HC_BIOS_OWNED
,
1075 /* Assume a buggy BIOS and take HC ownership anyway */
1077 dev_warn(&pdev
->dev
,
1078 "xHCI BIOS handoff failed (BIOS bug ?) %08x\n",
1080 writel(val
& ~XHCI_HC_BIOS_OWNED
, base
+ ext_cap_offset
);
1084 val
= readl(base
+ ext_cap_offset
+ XHCI_LEGACY_CONTROL_OFFSET
);
1085 /* Mask off (turn off) any enabled SMIs */
1086 val
&= XHCI_LEGACY_DISABLE_SMI
;
1087 /* Mask all SMI events bits, RW1C */
1088 val
|= XHCI_LEGACY_SMI_EVENTS
;
1089 /* Disable any BIOS SMIs and clear all SMI events*/
1090 writel(val
, base
+ ext_cap_offset
+ XHCI_LEGACY_CONTROL_OFFSET
);
1093 if (pdev
->vendor
== PCI_VENDOR_ID_INTEL
)
1094 usb_enable_intel_xhci_ports(pdev
);
1096 op_reg_base
= base
+ XHCI_HC_LENGTH(readl(base
));
1098 /* Wait for the host controller to be ready before writing any
1099 * operational or runtime registers. Wait 5 seconds and no more.
1101 timeout
= handshake(op_reg_base
+ XHCI_STS_OFFSET
, XHCI_STS_CNR
, 0,
1103 /* Assume a buggy HC and start HC initialization anyway */
1105 val
= readl(op_reg_base
+ XHCI_STS_OFFSET
);
1106 dev_warn(&pdev
->dev
,
1107 "xHCI HW not ready after 5 sec (HC bug?) status = 0x%x\n",
1111 /* Send the halt and disable interrupts command */
1112 val
= readl(op_reg_base
+ XHCI_CMD_OFFSET
);
1113 val
&= ~(XHCI_CMD_RUN
| XHCI_IRQS
);
1114 writel(val
, op_reg_base
+ XHCI_CMD_OFFSET
);
1116 /* Wait for the HC to halt - poll every 125 usec (one microframe). */
1117 timeout
= handshake(op_reg_base
+ XHCI_STS_OFFSET
, XHCI_STS_HALT
, 1,
1118 XHCI_MAX_HALT_USEC
, 125);
1120 val
= readl(op_reg_base
+ XHCI_STS_OFFSET
);
1121 dev_warn(&pdev
->dev
,
1122 "xHCI HW did not halt within %d usec status = 0x%x\n",
1123 XHCI_MAX_HALT_USEC
, val
);
1130 static void quirk_usb_early_handoff(struct pci_dev
*pdev
)
1132 /* Skip Netlogic mips SoC's internal PCI USB controller.
1133 * This device does not need/support EHCI/OHCI handoff
1135 if (pdev
->vendor
== 0x184e) /* vendor Netlogic */
1137 if (pdev
->class != PCI_CLASS_SERIAL_USB_UHCI
&&
1138 pdev
->class != PCI_CLASS_SERIAL_USB_OHCI
&&
1139 pdev
->class != PCI_CLASS_SERIAL_USB_EHCI
&&
1140 pdev
->class != PCI_CLASS_SERIAL_USB_XHCI
)
1143 if (pci_enable_device(pdev
) < 0) {
1144 dev_warn(&pdev
->dev
,
1145 "Can't enable PCI device, BIOS handoff failed.\n");
1148 if (pdev
->class == PCI_CLASS_SERIAL_USB_UHCI
)
1149 quirk_usb_handoff_uhci(pdev
);
1150 else if (pdev
->class == PCI_CLASS_SERIAL_USB_OHCI
)
1151 quirk_usb_handoff_ohci(pdev
);
1152 else if (pdev
->class == PCI_CLASS_SERIAL_USB_EHCI
)
1153 quirk_usb_disable_ehci(pdev
);
1154 else if (pdev
->class == PCI_CLASS_SERIAL_USB_XHCI
)
1155 quirk_usb_handoff_xhci(pdev
);
1156 pci_disable_device(pdev
);
1158 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID
, PCI_ANY_ID
,
1159 PCI_CLASS_SERIAL_USB
, 8, quirk_usb_early_handoff
);
1161 bool usb_xhci_needs_pci_reset(struct pci_dev
*pdev
)
1164 * Our dear uPD72020{1,2} friend only partially resets when
1165 * asked to via the XHCI interface, and may end up doing DMA
1166 * at the wrong addresses, as it keeps the top 32bit of some
1167 * addresses from its previous programming under obscure
1169 * Give it a good wack at probe time. Unfortunately, this
1170 * needs to happen before we've had a chance to discover any
1171 * quirk, or the system will be in a rather bad state.
1173 if (pdev
->vendor
== PCI_VENDOR_ID_RENESAS
&&
1174 (pdev
->device
== 0x0014 || pdev
->device
== 0x0015))
1179 EXPORT_SYMBOL_GPL(usb_xhci_needs_pci_reset
);