2 * Broadcom specific AMBA
3 * Broadcom MIPS32 74K core driver
5 * Copyright 2009, Broadcom Corporation
6 * Copyright 2006, 2007, Michael Buesch <mb@bu3sch.de>
7 * Copyright 2010, Bernhard Loos <bernhardloos@googlemail.com>
8 * Copyright 2011, Hauke Mehrtens <hauke@hauke-m.de>
10 * Licensed under the GNU/GPL. See COPYING for details.
13 #include "bcma_private.h"
15 #include <linux/bcma/bcma.h>
17 #include <linux/mtd/physmap.h>
18 #include <linux/platform_device.h>
19 #include <linux/serial.h>
20 #include <linux/serial_core.h>
21 #include <linux/serial_reg.h>
22 #include <linux/time.h>
24 #include <linux/bcm47xx_nvram.h>
28 BCMA_BOOT_DEV_UNK
= 0,
30 BCMA_BOOT_DEV_PARALLEL
,
35 static const char * const part_probes
[] = { "bcm47xxpart", NULL
};
37 static struct physmap_flash_data bcma_pflash_data
= {
38 .part_probe_types
= part_probes
,
41 static struct resource bcma_pflash_resource
= {
42 .name
= "bcma_pflash",
43 .flags
= IORESOURCE_MEM
,
46 struct platform_device bcma_pflash_dev
= {
47 .name
= "physmap-flash",
49 .platform_data
= &bcma_pflash_data
,
51 .resource
= &bcma_pflash_resource
,
55 /* The 47162a0 hangs when reading MIPS DMP registers registers */
56 static inline bool bcma_core_mips_bcm47162a0_quirk(struct bcma_device
*dev
)
58 return dev
->bus
->chipinfo
.id
== BCMA_CHIP_ID_BCM47162
&&
59 dev
->bus
->chipinfo
.rev
== 0 && dev
->id
.id
== BCMA_CORE_MIPS_74K
;
62 /* The 5357b0 hangs when reading USB20H DMP registers */
63 static inline bool bcma_core_mips_bcm5357b0_quirk(struct bcma_device
*dev
)
65 return (dev
->bus
->chipinfo
.id
== BCMA_CHIP_ID_BCM5357
||
66 dev
->bus
->chipinfo
.id
== BCMA_CHIP_ID_BCM4749
) &&
67 dev
->bus
->chipinfo
.pkg
== 11 &&
68 dev
->id
.id
== BCMA_CORE_USB20_HOST
;
71 static inline u32
mips_read32(struct bcma_drv_mips
*mcore
,
74 return bcma_read32(mcore
->core
, offset
);
77 static inline void mips_write32(struct bcma_drv_mips
*mcore
,
81 bcma_write32(mcore
->core
, offset
, value
);
84 static const u32 ipsflag_irq_mask
[] = {
86 BCMA_MIPS_IPSFLAG_IRQ1
,
87 BCMA_MIPS_IPSFLAG_IRQ2
,
88 BCMA_MIPS_IPSFLAG_IRQ3
,
89 BCMA_MIPS_IPSFLAG_IRQ4
,
92 static const u32 ipsflag_irq_shift
[] = {
94 BCMA_MIPS_IPSFLAG_IRQ1_SHIFT
,
95 BCMA_MIPS_IPSFLAG_IRQ2_SHIFT
,
96 BCMA_MIPS_IPSFLAG_IRQ3_SHIFT
,
97 BCMA_MIPS_IPSFLAG_IRQ4_SHIFT
,
100 static u32
bcma_core_mips_irqflag(struct bcma_device
*dev
)
104 if (bcma_core_mips_bcm47162a0_quirk(dev
))
105 return dev
->core_index
;
106 if (bcma_core_mips_bcm5357b0_quirk(dev
))
107 return dev
->core_index
;
108 flag
= bcma_aread32(dev
, BCMA_MIPS_OOBSELOUTA30
);
116 /* Get the MIPS IRQ assignment for a specified device.
117 * If unassigned, 0 is returned.
118 * If disabled, 5 is returned.
119 * If not supported, 6 is returned.
121 unsigned int bcma_core_mips_irq(struct bcma_device
*dev
)
123 struct bcma_device
*mdev
= dev
->bus
->drv_mips
.core
;
127 irqflag
= bcma_core_mips_irqflag(dev
);
131 for (irq
= 0; irq
<= 4; irq
++)
132 if (bcma_read32(mdev
, BCMA_MIPS_MIPS74K_INTMASK(irq
)) &
139 static void bcma_core_mips_set_irq(struct bcma_device
*dev
, unsigned int irq
)
141 unsigned int oldirq
= bcma_core_mips_irq(dev
);
142 struct bcma_bus
*bus
= dev
->bus
;
143 struct bcma_device
*mdev
= bus
->drv_mips
.core
;
146 irqflag
= bcma_core_mips_irqflag(dev
);
151 /* clear the old irq */
153 bcma_write32(mdev
, BCMA_MIPS_MIPS74K_INTMASK(0),
154 bcma_read32(mdev
, BCMA_MIPS_MIPS74K_INTMASK(0)) &
156 else if (oldirq
!= 5)
157 bcma_write32(mdev
, BCMA_MIPS_MIPS74K_INTMASK(oldirq
), 0);
159 /* assign the new one */
161 bcma_write32(mdev
, BCMA_MIPS_MIPS74K_INTMASK(0),
162 bcma_read32(mdev
, BCMA_MIPS_MIPS74K_INTMASK(0)) |
165 u32 irqinitmask
= bcma_read32(mdev
,
166 BCMA_MIPS_MIPS74K_INTMASK(irq
));
168 struct bcma_device
*core
;
170 /* backplane irq line is in use, find out who uses
171 * it and set user to irq 0
173 list_for_each_entry(core
, &bus
->cores
, list
) {
174 if ((1 << bcma_core_mips_irqflag(core
)) ==
176 bcma_core_mips_set_irq(core
, 0);
181 bcma_write32(mdev
, BCMA_MIPS_MIPS74K_INTMASK(irq
),
185 bcma_debug(bus
, "set_irq: core 0x%04x, irq %d => %d\n",
186 dev
->id
.id
, oldirq
<= 4 ? oldirq
+ 2 : 0, irq
+ 2);
189 static void bcma_core_mips_set_irq_name(struct bcma_bus
*bus
, unsigned int irq
,
192 struct bcma_device
*core
;
194 core
= bcma_find_core_unit(bus
, coreid
, unit
);
197 "Can not find core (id: 0x%x, unit %i) for IRQ configuration.\n",
202 bcma_core_mips_set_irq(core
, irq
);
205 static void bcma_core_mips_print_irq(struct bcma_device
*dev
, unsigned int irq
)
208 static const char *irq_name
[] = {"2(S)", "3", "4", "5", "6", "D", "I"};
209 printk(KERN_DEBUG KBUILD_MODNAME
": core 0x%04x, irq :", dev
->id
.id
);
210 for (i
= 0; i
<= 6; i
++)
211 printk(" %s%s", irq_name
[i
], i
== irq
? "*" : " ");
215 static void bcma_core_mips_dump_irq(struct bcma_bus
*bus
)
217 struct bcma_device
*core
;
219 list_for_each_entry(core
, &bus
->cores
, list
) {
220 bcma_core_mips_print_irq(core
, bcma_core_mips_irq(core
));
224 u32
bcma_cpu_clock(struct bcma_drv_mips
*mcore
)
226 struct bcma_bus
*bus
= mcore
->core
->bus
;
228 if (bus
->drv_cc
.capabilities
& BCMA_CC_CAP_PMU
)
229 return bcma_pmu_get_cpu_clock(&bus
->drv_cc
);
231 bcma_err(bus
, "No PMU available, need this to get the cpu clock\n");
234 EXPORT_SYMBOL(bcma_cpu_clock
);
236 static enum bcma_boot_dev
bcma_boot_dev(struct bcma_bus
*bus
)
238 struct bcma_drv_cc
*cc
= &bus
->drv_cc
;
239 u8 cc_rev
= cc
->core
->id
.rev
;
242 struct bcma_device
*core
;
244 core
= bcma_find_core(bus
, BCMA_CORE_NS_ROM
);
246 switch (bcma_aread32(core
, BCMA_IOST
) &
247 BCMA_NS_ROM_IOST_BOOT_DEV_MASK
) {
248 case BCMA_NS_ROM_IOST_BOOT_DEV_NOR
:
249 return BCMA_BOOT_DEV_SERIAL
;
250 case BCMA_NS_ROM_IOST_BOOT_DEV_NAND
:
251 return BCMA_BOOT_DEV_NAND
;
252 case BCMA_NS_ROM_IOST_BOOT_DEV_ROM
:
254 return BCMA_BOOT_DEV_ROM
;
259 if (cc
->status
& BCMA_CC_CHIPST_5357_NAND_BOOT
)
260 return BCMA_BOOT_DEV_NAND
;
261 else if (cc
->status
& BIT(5))
262 return BCMA_BOOT_DEV_ROM
;
265 if ((cc
->capabilities
& BCMA_CC_CAP_FLASHT
) ==
267 return BCMA_BOOT_DEV_PARALLEL
;
269 return BCMA_BOOT_DEV_SERIAL
;
272 return BCMA_BOOT_DEV_SERIAL
;
275 static void bcma_core_mips_flash_detect(struct bcma_drv_mips
*mcore
)
277 struct bcma_bus
*bus
= mcore
->core
->bus
;
278 struct bcma_drv_cc
*cc
= &bus
->drv_cc
;
279 struct bcma_pflash
*pflash
= &cc
->pflash
;
280 enum bcma_boot_dev boot_dev
;
282 switch (cc
->capabilities
& BCMA_CC_CAP_FLASHT
) {
283 case BCMA_CC_FLASHT_STSER
:
284 case BCMA_CC_FLASHT_ATSER
:
285 bcma_debug(bus
, "Found serial flash\n");
286 bcma_sflash_init(cc
);
288 case BCMA_CC_FLASHT_PARA
:
289 bcma_debug(bus
, "Found parallel flash\n");
290 pflash
->present
= true;
291 pflash
->window
= BCMA_SOC_FLASH2
;
292 pflash
->window_size
= BCMA_SOC_FLASH2_SZ
;
294 if ((bcma_read32(cc
->core
, BCMA_CC_FLASH_CFG
) &
295 BCMA_CC_FLASH_CFG_DS
) == 0)
296 pflash
->buswidth
= 1;
298 pflash
->buswidth
= 2;
300 bcma_pflash_data
.width
= pflash
->buswidth
;
301 bcma_pflash_resource
.start
= pflash
->window
;
302 bcma_pflash_resource
.end
= pflash
->window
+ pflash
->window_size
;
306 bcma_err(bus
, "Flash type not supported\n");
309 if (cc
->core
->id
.rev
== 38 ||
310 bus
->chipinfo
.id
== BCMA_CHIP_ID_BCM4706
) {
311 if (cc
->capabilities
& BCMA_CC_CAP_NFLASH
) {
312 bcma_debug(bus
, "Found NAND flash\n");
313 bcma_nflash_init(cc
);
317 /* Determine flash type this SoC boots from */
318 boot_dev
= bcma_boot_dev(bus
);
320 case BCMA_BOOT_DEV_PARALLEL
:
321 case BCMA_BOOT_DEV_SERIAL
:
322 #ifdef CONFIG_BCM47XX
323 bcm47xx_nvram_init_from_mem(BCMA_SOC_FLASH2
,
327 case BCMA_BOOT_DEV_NAND
:
328 #ifdef CONFIG_BCM47XX
329 bcm47xx_nvram_init_from_mem(BCMA_SOC_FLASH1
,
338 void bcma_core_mips_early_init(struct bcma_drv_mips
*mcore
)
340 struct bcma_bus
*bus
= mcore
->core
->bus
;
342 if (mcore
->early_setup_done
)
345 bcma_chipco_serial_init(&bus
->drv_cc
);
346 bcma_core_mips_flash_detect(mcore
);
348 mcore
->early_setup_done
= true;
351 static void bcma_fix_i2s_irqflag(struct bcma_bus
*bus
)
353 struct bcma_device
*cpu
, *pcie
, *i2s
;
355 /* Fixup the interrupts in 4716/4748 for i2s core (2010 Broadcom SDK)
356 * (IRQ flags > 7 are ignored when setting the interrupt masks)
358 if (bus
->chipinfo
.id
!= BCMA_CHIP_ID_BCM4716
&&
359 bus
->chipinfo
.id
!= BCMA_CHIP_ID_BCM4748
)
362 cpu
= bcma_find_core(bus
, BCMA_CORE_MIPS_74K
);
363 pcie
= bcma_find_core(bus
, BCMA_CORE_PCIE
);
364 i2s
= bcma_find_core(bus
, BCMA_CORE_I2S
);
365 if (cpu
&& pcie
&& i2s
&&
366 bcma_aread32(cpu
, BCMA_MIPS_OOBSELINA74
) == 0x08060504 &&
367 bcma_aread32(pcie
, BCMA_MIPS_OOBSELINA74
) == 0x08060504 &&
368 bcma_aread32(i2s
, BCMA_MIPS_OOBSELOUTA30
) == 0x88) {
369 bcma_awrite32(cpu
, BCMA_MIPS_OOBSELINA74
, 0x07060504);
370 bcma_awrite32(pcie
, BCMA_MIPS_OOBSELINA74
, 0x07060504);
371 bcma_awrite32(i2s
, BCMA_MIPS_OOBSELOUTA30
, 0x87);
373 "Moved i2s interrupt to oob line 7 instead of 8\n");
377 void bcma_core_mips_init(struct bcma_drv_mips
*mcore
)
379 struct bcma_bus
*bus
;
380 struct bcma_device
*core
;
381 bus
= mcore
->core
->bus
;
383 if (mcore
->setup_done
)
386 bcma_debug(bus
, "Initializing MIPS core...\n");
388 bcma_core_mips_early_init(mcore
);
390 bcma_fix_i2s_irqflag(bus
);
392 switch (bus
->chipinfo
.id
) {
393 case BCMA_CHIP_ID_BCM4716
:
394 case BCMA_CHIP_ID_BCM4748
:
395 bcma_core_mips_set_irq_name(bus
, 1, BCMA_CORE_80211
, 0);
396 bcma_core_mips_set_irq_name(bus
, 2, BCMA_CORE_MAC_GBIT
, 0);
397 bcma_core_mips_set_irq_name(bus
, 3, BCMA_CORE_USB20_HOST
, 0);
398 bcma_core_mips_set_irq_name(bus
, 4, BCMA_CORE_PCIE
, 0);
399 bcma_core_mips_set_irq_name(bus
, 0, BCMA_CORE_CHIPCOMMON
, 0);
400 bcma_core_mips_set_irq_name(bus
, 0, BCMA_CORE_I2S
, 0);
402 case BCMA_CHIP_ID_BCM5356
:
403 case BCMA_CHIP_ID_BCM47162
:
404 case BCMA_CHIP_ID_BCM53572
:
405 bcma_core_mips_set_irq_name(bus
, 1, BCMA_CORE_80211
, 0);
406 bcma_core_mips_set_irq_name(bus
, 2, BCMA_CORE_MAC_GBIT
, 0);
407 bcma_core_mips_set_irq_name(bus
, 0, BCMA_CORE_CHIPCOMMON
, 0);
409 case BCMA_CHIP_ID_BCM5357
:
410 case BCMA_CHIP_ID_BCM4749
:
411 bcma_core_mips_set_irq_name(bus
, 1, BCMA_CORE_80211
, 0);
412 bcma_core_mips_set_irq_name(bus
, 2, BCMA_CORE_MAC_GBIT
, 0);
413 bcma_core_mips_set_irq_name(bus
, 3, BCMA_CORE_USB20_HOST
, 0);
414 bcma_core_mips_set_irq_name(bus
, 0, BCMA_CORE_CHIPCOMMON
, 0);
415 bcma_core_mips_set_irq_name(bus
, 0, BCMA_CORE_I2S
, 0);
417 case BCMA_CHIP_ID_BCM4706
:
418 bcma_core_mips_set_irq_name(bus
, 1, BCMA_CORE_PCIE
, 0);
419 bcma_core_mips_set_irq_name(bus
, 2, BCMA_CORE_4706_MAC_GBIT
,
421 bcma_core_mips_set_irq_name(bus
, 3, BCMA_CORE_PCIE
, 1);
422 bcma_core_mips_set_irq_name(bus
, 4, BCMA_CORE_USB20_HOST
, 0);
423 bcma_core_mips_set_irq_name(bus
, 0, BCMA_CORE_4706_CHIPCOMMON
,
427 list_for_each_entry(core
, &bus
->cores
, list
) {
428 core
->irq
= bcma_core_irq(core
, 0);
431 "Unknown device (0x%x) found, can not configure IRQs\n",
434 bcma_debug(bus
, "IRQ reconfiguration done\n");
435 bcma_core_mips_dump_irq(bus
);
437 mcore
->setup_done
= true;