perf_event: Allocate children's perf_event_ctxp at the right time
[linux/fpc-iii.git] / drivers / net / ks8851.h
blobf52c312cc356c6deb2af0f2c9934d8a2a46cdd32
1 /* drivers/net/ks8851.h
3 * Copyright 2009 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * KS8851 register definitions
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #define KS_CCR 0x08
14 #define CCR_EEPROM (1 << 9)
15 #define CCR_SPI (1 << 8)
16 #define CCR_32PIN (1 << 0)
18 /* MAC address registers */
19 #define KS_MAR(_m) 0x15 - (_m)
20 #define KS_MARL 0x10
21 #define KS_MARM 0x12
22 #define KS_MARH 0x14
24 #define KS_OBCR 0x20
25 #define OBCR_ODS_16mA (1 << 6)
27 #define KS_EEPCR 0x22
28 #define EEPCR_EESA (1 << 4)
29 #define EEPCR_EESB (1 << 3)
30 #define EEPCR_EEDO (1 << 2)
31 #define EEPCR_EESCK (1 << 1)
32 #define EEPCR_EECS (1 << 0)
34 #define KS_MBIR 0x24
35 #define MBIR_TXMBF (1 << 12)
36 #define MBIR_TXMBFA (1 << 11)
37 #define MBIR_RXMBF (1 << 4)
38 #define MBIR_RXMBFA (1 << 3)
40 #define KS_GRR 0x26
41 #define GRR_QMU (1 << 1)
42 #define GRR_GSR (1 << 0)
44 #define KS_WFCR 0x2A
45 #define WFCR_MPRXE (1 << 7)
46 #define WFCR_WF3E (1 << 3)
47 #define WFCR_WF2E (1 << 2)
48 #define WFCR_WF1E (1 << 1)
49 #define WFCR_WF0E (1 << 0)
51 #define KS_WF0CRC0 0x30
52 #define KS_WF0CRC1 0x32
53 #define KS_WF0BM0 0x34
54 #define KS_WF0BM1 0x36
55 #define KS_WF0BM2 0x38
56 #define KS_WF0BM3 0x3A
58 #define KS_WF1CRC0 0x40
59 #define KS_WF1CRC1 0x42
60 #define KS_WF1BM0 0x44
61 #define KS_WF1BM1 0x46
62 #define KS_WF1BM2 0x48
63 #define KS_WF1BM3 0x4A
65 #define KS_WF2CRC0 0x50
66 #define KS_WF2CRC1 0x52
67 #define KS_WF2BM0 0x54
68 #define KS_WF2BM1 0x56
69 #define KS_WF2BM2 0x58
70 #define KS_WF2BM3 0x5A
72 #define KS_WF3CRC0 0x60
73 #define KS_WF3CRC1 0x62
74 #define KS_WF3BM0 0x64
75 #define KS_WF3BM1 0x66
76 #define KS_WF3BM2 0x68
77 #define KS_WF3BM3 0x6A
79 #define KS_TXCR 0x70
80 #define TXCR_TCGICMP (1 << 8)
81 #define TXCR_TCGUDP (1 << 7)
82 #define TXCR_TCGTCP (1 << 6)
83 #define TXCR_TCGIP (1 << 5)
84 #define TXCR_FTXQ (1 << 4)
85 #define TXCR_TXFCE (1 << 3)
86 #define TXCR_TXPE (1 << 2)
87 #define TXCR_TXCRC (1 << 1)
88 #define TXCR_TXE (1 << 0)
90 #define KS_TXSR 0x72
91 #define TXSR_TXLC (1 << 13)
92 #define TXSR_TXMC (1 << 12)
93 #define TXSR_TXFID_MASK (0x3f << 0)
94 #define TXSR_TXFID_SHIFT (0)
95 #define TXSR_TXFID_GET(_v) (((_v) >> 0) & 0x3f)
97 #define KS_RXCR1 0x74
98 #define RXCR1_FRXQ (1 << 15)
99 #define RXCR1_RXUDPFCC (1 << 14)
100 #define RXCR1_RXTCPFCC (1 << 13)
101 #define RXCR1_RXIPFCC (1 << 12)
102 #define RXCR1_RXPAFMA (1 << 11)
103 #define RXCR1_RXFCE (1 << 10)
104 #define RXCR1_RXEFE (1 << 9)
105 #define RXCR1_RXMAFMA (1 << 8)
106 #define RXCR1_RXBE (1 << 7)
107 #define RXCR1_RXME (1 << 6)
108 #define RXCR1_RXUE (1 << 5)
109 #define RXCR1_RXAE (1 << 4)
110 #define RXCR1_RXINVF (1 << 1)
111 #define RXCR1_RXE (1 << 0)
113 #define KS_RXCR2 0x76
114 #define RXCR2_SRDBL_MASK (0x7 << 5)
115 #define RXCR2_SRDBL_SHIFT (5)
116 #define RXCR2_SRDBL_4B (0x0 << 5)
117 #define RXCR2_SRDBL_8B (0x1 << 5)
118 #define RXCR2_SRDBL_16B (0x2 << 5)
119 #define RXCR2_SRDBL_32B (0x3 << 5)
120 #define RXCR2_SRDBL_FRAME (0x4 << 5)
121 #define RXCR2_IUFFP (1 << 4)
122 #define RXCR2_RXIUFCEZ (1 << 3)
123 #define RXCR2_UDPLFE (1 << 2)
124 #define RXCR2_RXICMPFCC (1 << 1)
125 #define RXCR2_RXSAF (1 << 0)
127 #define KS_TXMIR 0x78
129 #define KS_RXFHSR 0x7C
130 #define RXFSHR_RXFV (1 << 15)
131 #define RXFSHR_RXICMPFCS (1 << 13)
132 #define RXFSHR_RXIPFCS (1 << 12)
133 #define RXFSHR_RXTCPFCS (1 << 11)
134 #define RXFSHR_RXUDPFCS (1 << 10)
135 #define RXFSHR_RXBF (1 << 7)
136 #define RXFSHR_RXMF (1 << 6)
137 #define RXFSHR_RXUF (1 << 5)
138 #define RXFSHR_RXMR (1 << 4)
139 #define RXFSHR_RXFT (1 << 3)
140 #define RXFSHR_RXFTL (1 << 2)
141 #define RXFSHR_RXRF (1 << 1)
142 #define RXFSHR_RXCE (1 << 0)
144 #define KS_RXFHBCR 0x7E
145 #define KS_TXQCR 0x80
146 #define TXQCR_AETFE (1 << 2)
147 #define TXQCR_TXQMAM (1 << 1)
148 #define TXQCR_METFE (1 << 0)
150 #define KS_RXQCR 0x82
151 #define RXQCR_RXDTTS (1 << 12)
152 #define RXQCR_RXDBCTS (1 << 11)
153 #define RXQCR_RXFCTS (1 << 10)
154 #define RXQCR_RXIPHTOE (1 << 9)
155 #define RXQCR_RXDTTE (1 << 7)
156 #define RXQCR_RXDBCTE (1 << 6)
157 #define RXQCR_RXFCTE (1 << 5)
158 #define RXQCR_ADRFE (1 << 4)
159 #define RXQCR_SDA (1 << 3)
160 #define RXQCR_RRXEF (1 << 0)
162 #define KS_TXFDPR 0x84
163 #define TXFDPR_TXFPAI (1 << 14)
164 #define TXFDPR_TXFP_MASK (0x7ff << 0)
165 #define TXFDPR_TXFP_SHIFT (0)
167 #define KS_RXFDPR 0x86
168 #define RXFDPR_RXFPAI (1 << 14)
170 #define KS_RXDTTR 0x8C
171 #define KS_RXDBCTR 0x8E
173 #define KS_IER 0x90
174 #define KS_ISR 0x92
175 #define IRQ_LCI (1 << 15)
176 #define IRQ_TXI (1 << 14)
177 #define IRQ_RXI (1 << 13)
178 #define IRQ_RXOI (1 << 11)
179 #define IRQ_TXPSI (1 << 9)
180 #define IRQ_RXPSI (1 << 8)
181 #define IRQ_TXSAI (1 << 6)
182 #define IRQ_RXWFDI (1 << 5)
183 #define IRQ_RXMPDI (1 << 4)
184 #define IRQ_LDI (1 << 3)
185 #define IRQ_EDI (1 << 2)
186 #define IRQ_SPIBEI (1 << 1)
187 #define IRQ_DEDI (1 << 0)
189 #define KS_RXFCTR 0x9C
190 #define KS_RXFC 0x9D
191 #define RXFCTR_RXFC_MASK (0xff << 8)
192 #define RXFCTR_RXFC_SHIFT (8)
193 #define RXFCTR_RXFC_GET(_v) (((_v) >> 8) & 0xff)
194 #define RXFCTR_RXFCT_MASK (0xff << 0)
195 #define RXFCTR_RXFCT_SHIFT (0)
197 #define KS_TXNTFSR 0x9E
199 #define KS_MAHTR0 0xA0
200 #define KS_MAHTR1 0xA2
201 #define KS_MAHTR2 0xA4
202 #define KS_MAHTR3 0xA6
204 #define KS_FCLWR 0xB0
205 #define KS_FCHWR 0xB2
206 #define KS_FCOWR 0xB4
208 #define KS_CIDER 0xC0
209 #define CIDER_ID 0x8870
210 #define CIDER_REV_MASK (0x7 << 1)
211 #define CIDER_REV_SHIFT (1)
212 #define CIDER_REV_GET(_v) (((_v) >> 1) & 0x7)
214 #define KS_CGCR 0xC6
216 #define KS_IACR 0xC8
217 #define IACR_RDEN (1 << 12)
218 #define IACR_TSEL_MASK (0x3 << 10)
219 #define IACR_TSEL_SHIFT (10)
220 #define IACR_TSEL_MIB (0x3 << 10)
221 #define IACR_ADDR_MASK (0x1f << 0)
222 #define IACR_ADDR_SHIFT (0)
224 #define KS_IADLR 0xD0
225 #define KS_IAHDR 0xD2
227 #define KS_PMECR 0xD4
228 #define PMECR_PME_DELAY (1 << 14)
229 #define PMECR_PME_POL (1 << 12)
230 #define PMECR_WOL_WAKEUP (1 << 11)
231 #define PMECR_WOL_MAGICPKT (1 << 10)
232 #define PMECR_WOL_LINKUP (1 << 9)
233 #define PMECR_WOL_ENERGY (1 << 8)
234 #define PMECR_AUTO_WAKE_EN (1 << 7)
235 #define PMECR_WAKEUP_NORMAL (1 << 6)
236 #define PMECR_WKEVT_MASK (0xf << 2)
237 #define PMECR_WKEVT_SHIFT (2)
238 #define PMECR_WKEVT_GET(_v) (((_v) >> 2) & 0xf)
239 #define PMECR_WKEVT_ENERGY (0x1 << 2)
240 #define PMECR_WKEVT_LINK (0x2 << 2)
241 #define PMECR_WKEVT_MAGICPKT (0x4 << 2)
242 #define PMECR_WKEVT_FRAME (0x8 << 2)
243 #define PMECR_PM_MASK (0x3 << 0)
244 #define PMECR_PM_SHIFT (0)
245 #define PMECR_PM_NORMAL (0x0 << 0)
246 #define PMECR_PM_ENERGY (0x1 << 0)
247 #define PMECR_PM_SOFTDOWN (0x2 << 0)
248 #define PMECR_PM_POWERSAVE (0x3 << 0)
250 /* Standard MII PHY data */
251 #define KS_P1MBCR 0xE4
252 #define KS_P1MBSR 0xE6
253 #define KS_PHY1ILR 0xE8
254 #define KS_PHY1IHR 0xEA
255 #define KS_P1ANAR 0xEC
256 #define KS_P1ANLPR 0xEE
258 #define KS_P1SCLMD 0xF4
259 #define P1SCLMD_LEDOFF (1 << 15)
260 #define P1SCLMD_TXIDS (1 << 14)
261 #define P1SCLMD_RESTARTAN (1 << 13)
262 #define P1SCLMD_DISAUTOMDIX (1 << 10)
263 #define P1SCLMD_FORCEMDIX (1 << 9)
264 #define P1SCLMD_AUTONEGEN (1 << 7)
265 #define P1SCLMD_FORCE100 (1 << 6)
266 #define P1SCLMD_FORCEFDX (1 << 5)
267 #define P1SCLMD_ADV_FLOW (1 << 4)
268 #define P1SCLMD_ADV_100BT_FDX (1 << 3)
269 #define P1SCLMD_ADV_100BT_HDX (1 << 2)
270 #define P1SCLMD_ADV_10BT_FDX (1 << 1)
271 #define P1SCLMD_ADV_10BT_HDX (1 << 0)
273 #define KS_P1CR 0xF6
274 #define P1CR_HP_MDIX (1 << 15)
275 #define P1CR_REV_POL (1 << 13)
276 #define P1CR_OP_100M (1 << 10)
277 #define P1CR_OP_FDX (1 << 9)
278 #define P1CR_OP_MDI (1 << 7)
279 #define P1CR_AN_DONE (1 << 6)
280 #define P1CR_LINK_GOOD (1 << 5)
281 #define P1CR_PNTR_FLOW (1 << 4)
282 #define P1CR_PNTR_100BT_FDX (1 << 3)
283 #define P1CR_PNTR_100BT_HDX (1 << 2)
284 #define P1CR_PNTR_10BT_FDX (1 << 1)
285 #define P1CR_PNTR_10BT_HDX (1 << 0)
287 /* TX Frame control */
289 #define TXFR_TXIC (1 << 15)
290 #define TXFR_TXFID_MASK (0x3f << 0)
291 #define TXFR_TXFID_SHIFT (0)
293 /* SPI frame opcodes */
294 #define KS_SPIOP_RD (0x00)
295 #define KS_SPIOP_WR (0x40)
296 #define KS_SPIOP_RXFIFO (0x80)
297 #define KS_SPIOP_TXFIFO (0xC0)