dt-bindings: mtd: ingenic: Use standard ecc-engine property
[linux/fpc-iii.git] / drivers / gpu / drm / amd / amdgpu / soc15.h
bloba66c8bfbbaa6d87f89b5e799dfa881a2e7bf0201
1 /*
2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #ifndef __SOC15_H__
25 #define __SOC15_H__
27 #include "nbio_v6_1.h"
28 #include "nbio_v7_0.h"
29 #include "nbio_v7_4.h"
31 #define SOC15_FLUSH_GPU_TLB_NUM_WREG 4
32 #define SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT 1
34 extern const struct amd_ip_funcs soc15_common_ip_funcs;
36 struct soc15_reg_golden {
37 u32 hwip;
38 u32 instance;
39 u32 segment;
40 u32 reg;
41 u32 and_mask;
42 u32 or_mask;
45 #define SOC15_REG_ENTRY(ip, inst, reg) ip##_HWIP, inst, reg##_BASE_IDX, reg
47 #define SOC15_REG_GOLDEN_VALUE(ip, inst, reg, and_mask, or_mask) \
48 { ip##_HWIP, inst, reg##_BASE_IDX, reg, and_mask, or_mask }
50 void soc15_grbm_select(struct amdgpu_device *adev,
51 u32 me, u32 pipe, u32 queue, u32 vmid);
52 int soc15_set_ip_blocks(struct amdgpu_device *adev);
54 void soc15_program_register_sequence(struct amdgpu_device *adev,
55 const struct soc15_reg_golden *registers,
56 const u32 array_size);
58 int vega10_reg_base_init(struct amdgpu_device *adev);
59 int vega20_reg_base_init(struct amdgpu_device *adev);
61 void vega10_doorbell_index_init(struct amdgpu_device *adev);
62 void vega20_doorbell_index_init(struct amdgpu_device *adev);
63 #endif