2 * Copyright 2018 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
26 #include "soc15_common.h"
27 #include "soc15_hw_ip.h"
28 #include "vega20_ip_offset.h"
30 int vega20_reg_base_init(struct amdgpu_device
*adev
)
32 /* HW has more IP blocks, only initialized the blocke beend by our driver */
34 for (i
= 0 ; i
< MAX_INSTANCE
; ++i
) {
35 adev
->reg_offset
[GC_HWIP
][i
] = (uint32_t *)(&(GC_BASE
.instance
[i
]));
36 adev
->reg_offset
[HDP_HWIP
][i
] = (uint32_t *)(&(HDP_BASE
.instance
[i
]));
37 adev
->reg_offset
[MMHUB_HWIP
][i
] = (uint32_t *)(&(MMHUB_BASE
.instance
[i
]));
38 adev
->reg_offset
[ATHUB_HWIP
][i
] = (uint32_t *)(&(ATHUB_BASE
.instance
[i
]));
39 adev
->reg_offset
[NBIO_HWIP
][i
] = (uint32_t *)(&(NBIO_BASE
.instance
[i
]));
40 adev
->reg_offset
[MP0_HWIP
][i
] = (uint32_t *)(&(MP0_BASE
.instance
[i
]));
41 adev
->reg_offset
[MP1_HWIP
][i
] = (uint32_t *)(&(MP1_BASE
.instance
[i
]));
42 adev
->reg_offset
[UVD_HWIP
][i
] = (uint32_t *)(&(UVD_BASE
.instance
[i
]));
43 adev
->reg_offset
[VCE_HWIP
][i
] = (uint32_t *)(&(VCE_BASE
.instance
[i
]));
44 adev
->reg_offset
[DF_HWIP
][i
] = (uint32_t *)(&(DF_BASE
.instance
[i
]));
45 adev
->reg_offset
[DCE_HWIP
][i
] = (uint32_t *)(&(DCE_BASE
.instance
[i
]));
46 adev
->reg_offset
[OSSSYS_HWIP
][i
] = (uint32_t *)(&(OSSSYS_BASE
.instance
[i
]));
47 adev
->reg_offset
[SDMA0_HWIP
][i
] = (uint32_t *)(&(SDMA0_BASE
.instance
[i
]));
48 adev
->reg_offset
[SDMA1_HWIP
][i
] = (uint32_t *)(&(SDMA1_BASE
.instance
[i
]));
49 adev
->reg_offset
[SMUIO_HWIP
][i
] = (uint32_t *)(&(SMUIO_BASE
.instance
[i
]));
50 adev
->reg_offset
[NBIF_HWIP
][i
] = (uint32_t *)(&(NBIO_BASE
.instance
[i
]));
51 adev
->reg_offset
[THM_HWIP
][i
] = (uint32_t *)(&(THM_BASE
.instance
[i
]));
52 adev
->reg_offset
[CLK_HWIP
][i
] = (uint32_t *)(&(CLK_BASE
.instance
[i
]));
57 void vega20_doorbell_index_init(struct amdgpu_device
*adev
)
59 adev
->doorbell_index
.kiq
= AMDGPU_VEGA20_DOORBELL_KIQ
;
60 adev
->doorbell_index
.mec_ring0
= AMDGPU_VEGA20_DOORBELL_MEC_RING0
;
61 adev
->doorbell_index
.mec_ring1
= AMDGPU_VEGA20_DOORBELL_MEC_RING1
;
62 adev
->doorbell_index
.mec_ring2
= AMDGPU_VEGA20_DOORBELL_MEC_RING2
;
63 adev
->doorbell_index
.mec_ring3
= AMDGPU_VEGA20_DOORBELL_MEC_RING3
;
64 adev
->doorbell_index
.mec_ring4
= AMDGPU_VEGA20_DOORBELL_MEC_RING4
;
65 adev
->doorbell_index
.mec_ring5
= AMDGPU_VEGA20_DOORBELL_MEC_RING5
;
66 adev
->doorbell_index
.mec_ring6
= AMDGPU_VEGA20_DOORBELL_MEC_RING6
;
67 adev
->doorbell_index
.mec_ring7
= AMDGPU_VEGA20_DOORBELL_MEC_RING7
;
68 adev
->doorbell_index
.userqueue_start
= AMDGPU_VEGA20_DOORBELL_USERQUEUE_START
;
69 adev
->doorbell_index
.userqueue_end
= AMDGPU_VEGA20_DOORBELL_USERQUEUE_END
;
70 adev
->doorbell_index
.gfx_ring0
= AMDGPU_VEGA20_DOORBELL_GFX_RING0
;
71 adev
->doorbell_index
.sdma_engine
[0] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE0
;
72 adev
->doorbell_index
.sdma_engine
[1] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE1
;
73 adev
->doorbell_index
.sdma_engine
[2] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE2
;
74 adev
->doorbell_index
.sdma_engine
[3] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE3
;
75 adev
->doorbell_index
.sdma_engine
[4] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE4
;
76 adev
->doorbell_index
.sdma_engine
[5] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE5
;
77 adev
->doorbell_index
.sdma_engine
[6] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE6
;
78 adev
->doorbell_index
.sdma_engine
[7] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE7
;
79 adev
->doorbell_index
.ih
= AMDGPU_VEGA20_DOORBELL_IH
;
80 adev
->doorbell_index
.uvd_vce
.uvd_ring0_1
= AMDGPU_VEGA20_DOORBELL64_UVD_RING0_1
;
81 adev
->doorbell_index
.uvd_vce
.uvd_ring2_3
= AMDGPU_VEGA20_DOORBELL64_UVD_RING2_3
;
82 adev
->doorbell_index
.uvd_vce
.uvd_ring4_5
= AMDGPU_VEGA20_DOORBELL64_UVD_RING4_5
;
83 adev
->doorbell_index
.uvd_vce
.uvd_ring6_7
= AMDGPU_VEGA20_DOORBELL64_UVD_RING6_7
;
84 adev
->doorbell_index
.uvd_vce
.vce_ring0_1
= AMDGPU_VEGA20_DOORBELL64_VCE_RING0_1
;
85 adev
->doorbell_index
.uvd_vce
.vce_ring2_3
= AMDGPU_VEGA20_DOORBELL64_VCE_RING2_3
;
86 adev
->doorbell_index
.uvd_vce
.vce_ring4_5
= AMDGPU_VEGA20_DOORBELL64_VCE_RING4_5
;
87 adev
->doorbell_index
.uvd_vce
.vce_ring6_7
= AMDGPU_VEGA20_DOORBELL64_VCE_RING6_7
;
89 adev
->doorbell_index
.first_non_cp
= AMDGPU_VEGA20_DOORBELL64_FIRST_NON_CP
;
90 adev
->doorbell_index
.last_non_cp
= AMDGPU_VEGA20_DOORBELL64_LAST_NON_CP
;
92 adev
->doorbell_index
.max_assignment
= AMDGPU_VEGA20_DOORBELL_MAX_ASSIGNMENT
<< 1;
93 adev
->doorbell_index
.sdma_doorbell_range
= 20;