2 * tc358767 eDP bridge driver
4 * Copyright (C) 2016 CogentEmbedded Inc
5 * Author: Andrey Gusakov <andrey.gusakov@cogentembedded.com>
7 * Copyright (C) 2016 Pengutronix, Philipp Zabel <p.zabel@pengutronix.de>
9 * Copyright (C) 2016 Zodiac Inflight Innovations
11 * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c
13 * Copyright (C) 2012 Texas Instruments
14 * Author: Rob Clark <robdclark@gmail.com>
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
27 #include <linux/clk.h>
28 #include <linux/device.h>
29 #include <linux/gpio/consumer.h>
30 #include <linux/i2c.h>
31 #include <linux/kernel.h>
32 #include <linux/module.h>
33 #include <linux/regmap.h>
34 #include <linux/slab.h>
36 #include <drm/drm_atomic_helper.h>
37 #include <drm/drm_dp_helper.h>
38 #include <drm/drm_edid.h>
39 #include <drm/drm_of.h>
40 #include <drm/drm_panel.h>
41 #include <drm/drm_probe_helper.h>
45 /* Display Parallel Interface */
46 #define DPIPXLFMT 0x0440
47 #define VS_POL_ACTIVE_LOW (1 << 10)
48 #define HS_POL_ACTIVE_LOW (1 << 9)
49 #define DE_POL_ACTIVE_HIGH (0 << 8)
50 #define SUB_CFG_TYPE_CONFIG1 (0 << 2) /* LSB aligned */
51 #define SUB_CFG_TYPE_CONFIG2 (1 << 2) /* Loosely Packed */
52 #define SUB_CFG_TYPE_CONFIG3 (2 << 2) /* LSB aligned 8-bit */
53 #define DPI_BPP_RGB888 (0 << 0)
54 #define DPI_BPP_RGB666 (1 << 0)
55 #define DPI_BPP_RGB565 (2 << 0)
58 #define VPCTRL0 0x0450
59 #define OPXLFMT_RGB666 (0 << 8)
60 #define OPXLFMT_RGB888 (1 << 8)
61 #define FRMSYNC_DISABLED (0 << 4) /* Video Timing Gen Disabled */
62 #define FRMSYNC_ENABLED (1 << 4) /* Video Timing Gen Enabled */
63 #define MSF_DISABLED (0 << 0) /* Magic Square FRC disabled */
64 #define MSF_ENABLED (1 << 0) /* Magic Square FRC enabled */
70 #define VFUEN BIT(0) /* Video Frame Timing Upload */
73 #define TC_IDREG 0x0500
74 #define SYSCTRL 0x0510
75 #define DP0_AUDSRC_NO_INPUT (0 << 3)
76 #define DP0_AUDSRC_I2S_RX (1 << 3)
77 #define DP0_VIDSRC_NO_INPUT (0 << 0)
78 #define DP0_VIDSRC_DSI_RX (1 << 0)
79 #define DP0_VIDSRC_DPI_RX (2 << 0)
80 #define DP0_VIDSRC_COLOR_BAR (3 << 0)
84 #define VID_MN_GEN BIT(6) /* Auto-generate M/N values */
85 #define EF_EN BIT(5) /* Enable Enhanced Framing */
86 #define VID_EN BIT(1) /* Video transmission enable */
87 #define DP_EN BIT(0) /* Enable DPTX function */
90 #define DP0_VIDMNGEN0 0x0610
91 #define DP0_VIDMNGEN1 0x0614
92 #define DP0_VMNGENSTATUS 0x0618
95 #define DP0_SECSAMPLE 0x0640
96 #define DP0_VIDSYNCDELAY 0x0644
97 #define DP0_TOTALVAL 0x0648
98 #define DP0_STARTVAL 0x064c
99 #define DP0_ACTIVEVAL 0x0650
100 #define DP0_SYNCVAL 0x0654
101 #define SYNCVAL_HS_POL_ACTIVE_LOW (1 << 15)
102 #define SYNCVAL_VS_POL_ACTIVE_LOW (1 << 31)
103 #define DP0_MISC 0x0658
104 #define TU_SIZE_RECOMMENDED (63) /* LSCLK cycles per TU */
105 #define BPC_6 (0 << 5)
106 #define BPC_8 (1 << 5)
109 #define DP0_AUXCFG0 0x0660
110 #define DP0_AUXCFG1 0x0664
111 #define AUX_RX_FILTER_EN BIT(16)
113 #define DP0_AUXADDR 0x0668
114 #define DP0_AUXWDATA(i) (0x066c + (i) * 4)
115 #define DP0_AUXRDATA(i) (0x067c + (i) * 4)
116 #define DP0_AUXSTATUS 0x068c
117 #define AUX_STATUS_MASK 0xf0
118 #define AUX_STATUS_SHIFT 4
119 #define AUX_TIMEOUT BIT(1)
120 #define AUX_BUSY BIT(0)
121 #define DP0_AUXI2CADR 0x0698
124 #define DP0_SRCCTRL 0x06a0
125 #define DP0_SRCCTRL_SCRMBLDIS BIT(13)
126 #define DP0_SRCCTRL_EN810B BIT(12)
127 #define DP0_SRCCTRL_NOTP (0 << 8)
128 #define DP0_SRCCTRL_TP1 (1 << 8)
129 #define DP0_SRCCTRL_TP2 (2 << 8)
130 #define DP0_SRCCTRL_LANESKEW BIT(7)
131 #define DP0_SRCCTRL_SSCG BIT(3)
132 #define DP0_SRCCTRL_LANES_1 (0 << 2)
133 #define DP0_SRCCTRL_LANES_2 (1 << 2)
134 #define DP0_SRCCTRL_BW27 (1 << 1)
135 #define DP0_SRCCTRL_BW162 (0 << 1)
136 #define DP0_SRCCTRL_AUTOCORRECT BIT(0)
137 #define DP0_LTSTAT 0x06d0
138 #define LT_LOOPDONE BIT(13)
139 #define LT_STATUS_MASK (0x1f << 8)
140 #define LT_CHANNEL1_EQ_BITS (DP_CHANNEL_EQ_BITS << 4)
141 #define LT_INTERLANE_ALIGN_DONE BIT(3)
142 #define LT_CHANNEL0_EQ_BITS (DP_CHANNEL_EQ_BITS)
143 #define DP0_SNKLTCHGREQ 0x06d4
144 #define DP0_LTLOOPCTRL 0x06d8
145 #define DP0_SNKLTCTRL 0x06e4
147 #define DP1_SRCCTRL 0x07a0
150 #define DP_PHY_CTRL 0x0800
151 #define DP_PHY_RST BIT(28) /* DP PHY Global Soft Reset */
152 #define BGREN BIT(25) /* AUX PHY BGR Enable */
153 #define PWR_SW_EN BIT(24) /* PHY Power Switch Enable */
154 #define PHY_M1_RST BIT(12) /* Reset PHY1 Main Channel */
155 #define PHY_RDY BIT(16) /* PHY Main Channels Ready */
156 #define PHY_M0_RST BIT(8) /* Reset PHY0 Main Channel */
157 #define PHY_2LANE BIT(2) /* PHY Enable 2 lanes */
158 #define PHY_A0_EN BIT(1) /* PHY Aux Channel0 Enable */
159 #define PHY_M0_EN BIT(0) /* PHY Main Channel0 Enable */
162 #define DP0_PLLCTRL 0x0900
163 #define DP1_PLLCTRL 0x0904 /* not defined in DS */
164 #define PXL_PLLCTRL 0x0908
165 #define PLLUPDATE BIT(2)
166 #define PLLBYP BIT(1)
168 #define PXL_PLLPARAM 0x0914
169 #define IN_SEL_REFCLK (0 << 14)
170 #define SYS_PLLPARAM 0x0918
171 #define REF_FREQ_38M4 (0 << 8) /* 38.4 MHz */
172 #define REF_FREQ_19M2 (1 << 8) /* 19.2 MHz */
173 #define REF_FREQ_26M (2 << 8) /* 26 MHz */
174 #define REF_FREQ_13M (3 << 8) /* 13 MHz */
175 #define SYSCLK_SEL_LSCLK (0 << 4)
176 #define LSCLK_DIV_1 (0 << 0)
177 #define LSCLK_DIV_2 (1 << 0)
180 #define TSTCTL 0x0a00
181 #define PLL_DBG 0x0a04
183 static bool tc_test_pattern
;
184 module_param_named(test
, tc_test_pattern
, bool, 0644);
187 struct drm_dp_link base
;
198 struct regmap
*regmap
;
199 struct drm_dp_aux aux
;
201 struct drm_bridge bridge
;
202 struct drm_connector connector
;
203 struct drm_panel
*panel
;
206 struct tc_edp_link link
;
211 const struct drm_display_mode
*mode
;
216 struct gpio_desc
*sd_gpio
;
217 struct gpio_desc
*reset_gpio
;
221 static inline struct tc_data
*aux_to_tc(struct drm_dp_aux
*a
)
223 return container_of(a
, struct tc_data
, aux
);
226 static inline struct tc_data
*bridge_to_tc(struct drm_bridge
*b
)
228 return container_of(b
, struct tc_data
, bridge
);
231 static inline struct tc_data
*connector_to_tc(struct drm_connector
*c
)
233 return container_of(c
, struct tc_data
, connector
);
236 /* Simple macros to avoid repeated error checks */
237 #define tc_write(reg, var) \
239 ret = regmap_write(tc->regmap, reg, var); \
243 #define tc_read(reg, var) \
245 ret = regmap_read(tc->regmap, reg, var); \
250 static inline int tc_poll_timeout(struct regmap
*map
, unsigned int addr
,
251 unsigned int cond_mask
,
252 unsigned int cond_value
,
253 unsigned long sleep_us
, u64 timeout_us
)
255 ktime_t timeout
= ktime_add_us(ktime_get(), timeout_us
);
260 ret
= regmap_read(map
, addr
, &val
);
263 if ((val
& cond_mask
) == cond_value
)
265 if (timeout_us
&& ktime_compare(ktime_get(), timeout
) > 0) {
266 ret
= regmap_read(map
, addr
, &val
);
270 usleep_range((sleep_us
>> 2) + 1, sleep_us
);
272 return ret
?: (((val
& cond_mask
) == cond_value
) ? 0 : -ETIMEDOUT
);
275 static int tc_aux_wait_busy(struct tc_data
*tc
, unsigned int timeout_ms
)
277 return tc_poll_timeout(tc
->regmap
, DP0_AUXSTATUS
, AUX_BUSY
, 0,
278 1000, 1000 * timeout_ms
);
281 static int tc_aux_get_status(struct tc_data
*tc
, u8
*reply
)
286 ret
= regmap_read(tc
->regmap
, DP0_AUXSTATUS
, &value
);
289 if (value
& AUX_BUSY
) {
290 if (value
& AUX_TIMEOUT
) {
291 dev_err(tc
->dev
, "i2c access timeout!\n");
297 *reply
= (value
& AUX_STATUS_MASK
) >> AUX_STATUS_SHIFT
;
301 static ssize_t
tc_aux_transfer(struct drm_dp_aux
*aux
,
302 struct drm_dp_aux_msg
*msg
)
304 struct tc_data
*tc
= aux_to_tc(aux
);
305 size_t size
= min_t(size_t, 8, msg
->size
);
306 u8 request
= msg
->request
& ~DP_AUX_I2C_MOT
;
307 u8
*buf
= msg
->buffer
;
315 ret
= tc_aux_wait_busy(tc
, 100);
319 if (request
== DP_AUX_I2C_WRITE
|| request
== DP_AUX_NATIVE_WRITE
) {
322 if (request
== DP_AUX_NATIVE_WRITE
)
323 tmp
= tmp
| (buf
[i
] << (8 * (i
& 0x3)));
325 tmp
= (tmp
<< 8) | buf
[i
];
327 if (((i
% 4) == 0) || (i
== size
)) {
328 tc_write(DP0_AUXWDATA((i
- 1) >> 2), tmp
);
332 } else if (request
!= DP_AUX_I2C_READ
&&
333 request
!= DP_AUX_NATIVE_READ
) {
338 tc_write(DP0_AUXADDR
, msg
->address
);
340 tc_write(DP0_AUXCFG0
, ((size
- 1) << 8) | request
);
342 ret
= tc_aux_wait_busy(tc
, 100);
346 ret
= tc_aux_get_status(tc
, &msg
->reply
);
350 if (request
== DP_AUX_I2C_READ
|| request
== DP_AUX_NATIVE_READ
) {
354 tc_read(DP0_AUXRDATA(i
>> 2), &tmp
);
366 static const char * const training_pattern1_errors
[] = {
370 "Max voltage reached error",
371 "Loop counter expired error",
375 static const char * const training_pattern2_errors
[] = {
379 "Clock recovery failed error",
380 "Loop counter expired error",
384 static u32
tc_srcctrl(struct tc_data
*tc
)
387 * No training pattern, skew lane 1 data by two LSCLK cycles with
388 * respect to lane 0 data, AutoCorrect Mode = 0
390 u32 reg
= DP0_SRCCTRL_NOTP
| DP0_SRCCTRL_LANESKEW
;
392 if (tc
->link
.scrambler_dis
)
393 reg
|= DP0_SRCCTRL_SCRMBLDIS
; /* Scrambler Disabled */
394 if (tc
->link
.coding8b10b
)
395 /* Enable 8/10B Encoder (TxData[19:16] not used) */
396 reg
|= DP0_SRCCTRL_EN810B
;
398 reg
|= DP0_SRCCTRL_SSCG
; /* Spread Spectrum Enable */
399 if (tc
->link
.base
.num_lanes
== 2)
400 reg
|= DP0_SRCCTRL_LANES_2
; /* Two Main Channel Lanes */
401 if (tc
->link
.base
.rate
!= 162000)
402 reg
|= DP0_SRCCTRL_BW27
; /* 2.7 Gbps link */
406 static void tc_wait_pll_lock(struct tc_data
*tc
)
408 /* Wait for PLL to lock: up to 2.09 ms, depending on refclk */
409 usleep_range(3000, 6000);
412 static int tc_pxl_pll_en(struct tc_data
*tc
, u32 refclk
, u32 pixelclock
)
415 int i_pre
, best_pre
= 1;
416 int i_post
, best_post
= 1;
417 int div
, best_div
= 1;
418 int mul
, best_mul
= 1;
419 int delta
, best_delta
;
420 int ext_div
[] = {1, 2, 3, 5, 7};
421 int best_pixelclock
= 0;
424 dev_dbg(tc
->dev
, "PLL: requested %d pixelclock, ref %d\n", pixelclock
,
426 best_delta
= pixelclock
;
427 /* Loop over all possible ext_divs, skipping invalid configurations */
428 for (i_pre
= 0; i_pre
< ARRAY_SIZE(ext_div
); i_pre
++) {
430 * refclk / ext_pre_div should be in the 1 to 200 MHz range.
431 * We don't allow any refclk > 200 MHz, only check lower bounds.
433 if (refclk
/ ext_div
[i_pre
] < 1000000)
435 for (i_post
= 0; i_post
< ARRAY_SIZE(ext_div
); i_post
++) {
436 for (div
= 1; div
<= 16; div
++) {
440 tmp
= pixelclock
* ext_div
[i_pre
] *
441 ext_div
[i_post
] * div
;
446 if ((mul
< 1) || (mul
> 128))
449 clk
= (refclk
/ ext_div
[i_pre
] / div
) * mul
;
451 * refclk * mul / (ext_pre_div * pre_div)
452 * should be in the 150 to 650 MHz range
454 if ((clk
> 650000000) || (clk
< 150000000))
457 clk
= clk
/ ext_div
[i_post
];
458 delta
= clk
- pixelclock
;
460 if (abs(delta
) < abs(best_delta
)) {
466 best_pixelclock
= clk
;
471 if (best_pixelclock
== 0) {
472 dev_err(tc
->dev
, "Failed to calc clock for %d pixelclock\n",
477 dev_dbg(tc
->dev
, "PLL: got %d, delta %d\n", best_pixelclock
,
479 dev_dbg(tc
->dev
, "PLL: %d / %d / %d * %d / %d\n", refclk
,
480 ext_div
[best_pre
], best_div
, best_mul
, ext_div
[best_post
]);
482 /* if VCO >= 300 MHz */
483 if (refclk
/ ext_div
[best_pre
] / best_div
* best_mul
>= 300000000)
491 /* Power up PLL and switch to bypass */
492 tc_write(PXL_PLLCTRL
, PLLBYP
| PLLEN
);
494 tc_write(PXL_PLLPARAM
,
495 (vco_hi
<< 24) | /* For PLL VCO >= 300 MHz = 1 */
496 (ext_div
[best_pre
] << 20) | /* External Pre-divider */
497 (ext_div
[best_post
] << 16) | /* External Post-divider */
498 IN_SEL_REFCLK
| /* Use RefClk as PLL input */
499 (best_div
<< 8) | /* Divider for PLL RefClk */
500 (best_mul
<< 0)); /* Multiplier for PLL */
502 /* Force PLL parameter update and disable bypass */
503 tc_write(PXL_PLLCTRL
, PLLUPDATE
| PLLEN
);
505 tc_wait_pll_lock(tc
);
512 static int tc_pxl_pll_dis(struct tc_data
*tc
)
514 /* Enable PLL bypass, power down PLL */
515 return regmap_write(tc
->regmap
, PXL_PLLCTRL
, PLLBYP
);
518 static int tc_stream_clock_calc(struct tc_data
*tc
)
522 * If the Stream clock and Link Symbol clock are
523 * asynchronous with each other, the value of M changes over
524 * time. This way of generating link clock and stream
525 * clock is called Asynchronous Clock mode. The value M
526 * must change while the value N stays constant. The
527 * value of N in this Asynchronous Clock mode must be set
530 * LSCLK = 1/10 of high speed link clock
532 * f_STRMCLK = M/N * f_LSCLK
533 * M/N = f_STRMCLK / f_LSCLK
536 tc_write(DP0_VIDMNGEN1
, 32768);
543 static int tc_aux_link_setup(struct tc_data
*tc
)
550 rate
= clk_get_rate(tc
->refclk
);
553 value
= REF_FREQ_38M4
;
556 value
= REF_FREQ_26M
;
559 value
= REF_FREQ_19M2
;
562 value
= REF_FREQ_13M
;
565 dev_err(tc
->dev
, "Invalid refclk rate: %lu Hz\n", rate
);
569 /* Setup DP-PHY / PLL */
570 value
|= SYSCLK_SEL_LSCLK
| LSCLK_DIV_2
;
571 tc_write(SYS_PLLPARAM
, value
);
573 dp_phy_ctrl
= BGREN
| PWR_SW_EN
| PHY_A0_EN
;
574 if (tc
->link
.base
.num_lanes
== 2)
575 dp_phy_ctrl
|= PHY_2LANE
;
576 tc_write(DP_PHY_CTRL
, dp_phy_ctrl
);
579 * Initially PLLs are in bypass. Force PLL parameter update,
580 * disable PLL bypass, enable PLL
582 tc_write(DP0_PLLCTRL
, PLLUPDATE
| PLLEN
);
583 tc_wait_pll_lock(tc
);
585 tc_write(DP1_PLLCTRL
, PLLUPDATE
| PLLEN
);
586 tc_wait_pll_lock(tc
);
588 ret
= tc_poll_timeout(tc
->regmap
, DP_PHY_CTRL
, PHY_RDY
, PHY_RDY
, 1,
590 if (ret
== -ETIMEDOUT
) {
591 dev_err(tc
->dev
, "Timeout waiting for PHY to become ready");
597 tc_write(DP0_AUXCFG1
, AUX_RX_FILTER_EN
|
598 (0x06 << 8) | /* Aux Bit Period Calculator Threshold */
599 (0x3f << 0)); /* Aux Response Timeout Timer */
603 dev_err(tc
->dev
, "tc_aux_link_setup failed: %d\n", ret
);
607 static int tc_get_display_props(struct tc_data
*tc
)
613 /* Read DP Rx Link Capability */
614 ret
= drm_dp_link_probe(&tc
->aux
, &tc
->link
.base
);
617 if (tc
->link
.base
.rate
!= 162000 && tc
->link
.base
.rate
!= 270000) {
618 dev_dbg(tc
->dev
, "Falling to 2.7 Gbps rate\n");
619 tc
->link
.base
.rate
= 270000;
622 if (tc
->link
.base
.num_lanes
> 2) {
623 dev_dbg(tc
->dev
, "Falling to 2 lanes\n");
624 tc
->link
.base
.num_lanes
= 2;
627 ret
= drm_dp_dpcd_readb(&tc
->aux
, DP_MAX_DOWNSPREAD
, tmp
);
630 tc
->link
.spread
= tmp
[0] & BIT(0); /* 0.5% down spread */
632 ret
= drm_dp_dpcd_readb(&tc
->aux
, DP_MAIN_LINK_CHANNEL_CODING
, tmp
);
635 tc
->link
.coding8b10b
= tmp
[0] & BIT(0);
636 tc
->link
.scrambler_dis
= 0;
638 ret
= drm_dp_dpcd_readb(&tc
->aux
, DP_EDP_CONFIGURATION_SET
, tmp
);
641 tc
->link
.assr
= tmp
[0] & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE
;
643 dev_dbg(tc
->dev
, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n",
644 tc
->link
.base
.revision
>> 4, tc
->link
.base
.revision
& 0x0f,
645 (tc
->link
.base
.rate
== 162000) ? "1.62Gbps" : "2.7Gbps",
646 tc
->link
.base
.num_lanes
,
647 (tc
->link
.base
.capabilities
& DP_LINK_CAP_ENHANCED_FRAMING
) ?
648 "enhanced" : "non-enhanced");
649 dev_dbg(tc
->dev
, "ANSI 8B/10B: %d\n", tc
->link
.coding8b10b
);
650 dev_dbg(tc
->dev
, "Display ASSR: %d, TC358767 ASSR: %d\n",
651 tc
->link
.assr
, tc
->assr
);
656 dev_err(tc
->dev
, "failed to read DPCD: %d\n", ret
);
660 static int tc_set_video_mode(struct tc_data
*tc
,
661 const struct drm_display_mode
*mode
)
667 int left_margin
= mode
->htotal
- mode
->hsync_end
;
668 int right_margin
= mode
->hsync_start
- mode
->hdisplay
;
669 int hsync_len
= mode
->hsync_end
- mode
->hsync_start
;
670 int upper_margin
= mode
->vtotal
- mode
->vsync_end
;
671 int lower_margin
= mode
->vsync_start
- mode
->vdisplay
;
672 int vsync_len
= mode
->vsync_end
- mode
->vsync_start
;
675 * Recommended maximum number of symbols transferred in a transfer unit:
676 * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size,
677 * (output active video bandwidth in bytes))
678 * Must be less than tu_size.
680 max_tu_symbol
= TU_SIZE_RECOMMENDED
- 1;
682 dev_dbg(tc
->dev
, "set mode %dx%d\n",
683 mode
->hdisplay
, mode
->vdisplay
);
684 dev_dbg(tc
->dev
, "H margin %d,%d sync %d\n",
685 left_margin
, right_margin
, hsync_len
);
686 dev_dbg(tc
->dev
, "V margin %d,%d sync %d\n",
687 upper_margin
, lower_margin
, vsync_len
);
688 dev_dbg(tc
->dev
, "total: %dx%d\n", mode
->htotal
, mode
->vtotal
);
693 * datasheet is not clear of vsdelay in case of DPI
694 * assume we do not need any delay when DPI is a source of
697 tc_write(VPCTRL0
, (0 << 20) /* VSDELAY */ |
698 OPXLFMT_RGB888
| FRMSYNC_DISABLED
| MSF_DISABLED
);
699 tc_write(HTIM01
, (ALIGN(left_margin
, 2) << 16) | /* H back porch */
700 (ALIGN(hsync_len
, 2) << 0)); /* Hsync */
701 tc_write(HTIM02
, (ALIGN(right_margin
, 2) << 16) | /* H front porch */
702 (ALIGN(mode
->hdisplay
, 2) << 0)); /* width */
703 tc_write(VTIM01
, (upper_margin
<< 16) | /* V back porch */
704 (vsync_len
<< 0)); /* Vsync */
705 tc_write(VTIM02
, (lower_margin
<< 16) | /* V front porch */
706 (mode
->vdisplay
<< 0)); /* height */
707 tc_write(VFUEN0
, VFUEN
); /* update settings */
709 /* Test pattern settings */
711 (120 << 24) | /* Red Color component value */
712 (20 << 16) | /* Green Color component value */
713 (99 << 8) | /* Blue Color component value */
714 (1 << 4) | /* Enable I2C Filter */
715 (2 << 0) | /* Color bar Mode */
718 /* DP Main Stream Attributes */
719 vid_sync_dly
= hsync_len
+ left_margin
+ mode
->hdisplay
;
720 tc_write(DP0_VIDSYNCDELAY
,
721 (max_tu_symbol
<< 16) | /* thresh_dly */
722 (vid_sync_dly
<< 0));
724 tc_write(DP0_TOTALVAL
, (mode
->vtotal
<< 16) | (mode
->htotal
));
726 tc_write(DP0_STARTVAL
,
727 ((upper_margin
+ vsync_len
) << 16) |
728 ((left_margin
+ hsync_len
) << 0));
730 tc_write(DP0_ACTIVEVAL
, (mode
->vdisplay
<< 16) | (mode
->hdisplay
));
732 tc_write(DP0_SYNCVAL
, (vsync_len
<< 16) | (hsync_len
<< 0) |
733 ((mode
->flags
& DRM_MODE_FLAG_NHSYNC
) ? SYNCVAL_HS_POL_ACTIVE_LOW
: 0) |
734 ((mode
->flags
& DRM_MODE_FLAG_NVSYNC
) ? SYNCVAL_VS_POL_ACTIVE_LOW
: 0));
736 tc_write(DPIPXLFMT
, VS_POL_ACTIVE_LOW
| HS_POL_ACTIVE_LOW
|
737 DE_POL_ACTIVE_HIGH
| SUB_CFG_TYPE_CONFIG1
| DPI_BPP_RGB888
);
739 tc_write(DP0_MISC
, (max_tu_symbol
<< 23) | (TU_SIZE_RECOMMENDED
<< 16) |
747 static int tc_link_training(struct tc_data
*tc
, int pattern
)
749 const char * const *errors
;
750 u32 srcctrl
= tc_srcctrl(tc
) | DP0_SRCCTRL_SCRMBLDIS
|
751 DP0_SRCCTRL_AUTOCORRECT
;
757 if (pattern
== DP_TRAINING_PATTERN_1
) {
758 srcctrl
|= DP0_SRCCTRL_TP1
;
759 errors
= training_pattern1_errors
;
761 srcctrl
|= DP0_SRCCTRL_TP2
;
762 errors
= training_pattern2_errors
;
765 /* Set DPCD 0x102 for Training Part 1 or 2 */
766 tc_write(DP0_SNKLTCTRL
, DP_LINK_SCRAMBLING_DISABLE
| pattern
);
768 tc_write(DP0_LTLOOPCTRL
,
769 (0x0f << 28) | /* Defer Iteration Count */
770 (0x0f << 24) | /* Loop Iteration Count */
771 (0x0d << 0)); /* Loop Timer Delay */
775 /* Set DP0 Training Pattern */
776 tc_write(DP0_SRCCTRL
, srcctrl
);
778 /* Enable DP0 to start Link Training */
779 tc_write(DP0CTL
, DP_EN
);
784 tc_read(DP0_LTSTAT
, &value
);
786 } while ((!(value
& LT_LOOPDONE
)) && (--timeout
));
788 dev_err(tc
->dev
, "Link training timeout!\n");
790 int pattern
= (value
>> 11) & 0x3;
791 int error
= (value
>> 8) & 0x7;
794 "Link training phase %d done after %d uS: %s\n",
795 pattern
, 1000 - timeout
, errors
[error
]);
796 if (pattern
== DP_TRAINING_PATTERN_1
&& error
== 0)
798 if (pattern
== DP_TRAINING_PATTERN_2
) {
799 value
&= LT_CHANNEL1_EQ_BITS
|
800 LT_INTERLANE_ALIGN_DONE
|
802 /* in case of two lanes */
803 if ((tc
->link
.base
.num_lanes
== 2) &&
804 (value
== (LT_CHANNEL1_EQ_BITS
|
805 LT_INTERLANE_ALIGN_DONE
|
806 LT_CHANNEL0_EQ_BITS
)))
808 /* in case of one line */
809 if ((tc
->link
.base
.num_lanes
== 1) &&
810 (value
== (LT_INTERLANE_ALIGN_DONE
|
811 LT_CHANNEL0_EQ_BITS
)))
817 usleep_range(10, 20);
820 dev_err(tc
->dev
, "Failed to finish training phase %d\n",
829 static int tc_main_link_setup(struct tc_data
*tc
)
831 struct drm_dp_aux
*aux
= &tc
->aux
;
832 struct device
*dev
= tc
->dev
;
840 /* display mode should be set at this point */
844 tc_write(DP0_SRCCTRL
, tc_srcctrl(tc
));
845 /* SSCG and BW27 on DP1 must be set to the same as on DP0 */
846 tc_write(DP1_SRCCTRL
,
847 (tc
->link
.spread
? DP0_SRCCTRL_SSCG
: 0) |
848 ((tc
->link
.base
.rate
!= 162000) ? DP0_SRCCTRL_BW27
: 0));
850 rate
= clk_get_rate(tc
->refclk
);
853 value
= REF_FREQ_38M4
;
856 value
= REF_FREQ_26M
;
859 value
= REF_FREQ_19M2
;
862 value
= REF_FREQ_13M
;
867 value
|= SYSCLK_SEL_LSCLK
| LSCLK_DIV_2
;
868 tc_write(SYS_PLLPARAM
, value
);
870 /* Setup Main Link */
871 dp_phy_ctrl
= BGREN
| PWR_SW_EN
| PHY_A0_EN
| PHY_M0_EN
;
872 if (tc
->link
.base
.num_lanes
== 2)
873 dp_phy_ctrl
|= PHY_2LANE
;
874 tc_write(DP_PHY_CTRL
, dp_phy_ctrl
);
878 tc_write(DP0_PLLCTRL
, PLLUPDATE
| PLLEN
);
879 tc_wait_pll_lock(tc
);
881 tc_write(DP1_PLLCTRL
, PLLUPDATE
| PLLEN
);
882 tc_wait_pll_lock(tc
);
885 if (tc_test_pattern
) {
886 ret
= tc_pxl_pll_en(tc
, clk_get_rate(tc
->refclk
),
887 1000 * tc
->mode
->clock
);
892 /* Reset/Enable Main Links */
893 dp_phy_ctrl
|= DP_PHY_RST
| PHY_M1_RST
| PHY_M0_RST
;
894 tc_write(DP_PHY_CTRL
, dp_phy_ctrl
);
895 usleep_range(100, 200);
896 dp_phy_ctrl
&= ~(DP_PHY_RST
| PHY_M1_RST
| PHY_M0_RST
);
897 tc_write(DP_PHY_CTRL
, dp_phy_ctrl
);
901 tc_read(DP_PHY_CTRL
, &value
);
903 } while ((!(value
& PHY_RDY
)) && (--timeout
));
906 dev_err(dev
, "timeout waiting for phy become ready");
910 /* Set misc: 8 bits per color */
911 ret
= regmap_update_bits(tc
->regmap
, DP0_MISC
, BPC_8
, BPC_8
);
917 * on TC358767 side ASSR configured through strap pin
918 * seems there is no way to change this setting from SW
920 * check is tc configured for same mode
922 if (tc
->assr
!= tc
->link
.assr
) {
923 dev_dbg(dev
, "Trying to set display to ASSR: %d\n",
925 /* try to set ASSR on display side */
927 ret
= drm_dp_dpcd_writeb(aux
, DP_EDP_CONFIGURATION_SET
, tmp
[0]);
931 ret
= drm_dp_dpcd_readb(aux
, DP_EDP_CONFIGURATION_SET
, tmp
);
935 if (tmp
[0] != tc
->assr
) {
936 dev_dbg(dev
, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n",
938 /* trying with disabled scrambler */
939 tc
->link
.scrambler_dis
= 1;
943 /* Setup Link & DPRx Config for Training */
944 ret
= drm_dp_link_configure(aux
, &tc
->link
.base
);
948 /* DOWNSPREAD_CTRL */
949 tmp
[0] = tc
->link
.spread
? DP_SPREAD_AMP_0_5
: 0x00;
950 /* MAIN_LINK_CHANNEL_CODING_SET */
951 tmp
[1] = tc
->link
.coding8b10b
? DP_SET_ANSI_8B10B
: 0x00;
952 ret
= drm_dp_dpcd_write(aux
, DP_DOWNSPREAD_CTRL
, tmp
, 2);
956 ret
= tc_link_training(tc
, DP_TRAINING_PATTERN_1
);
960 ret
= tc_link_training(tc
, DP_TRAINING_PATTERN_2
);
964 /* Clear DPCD 0x102 */
965 /* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */
966 tmp
[0] = tc
->link
.scrambler_dis
? DP_LINK_SCRAMBLING_DISABLE
: 0x00;
967 ret
= drm_dp_dpcd_writeb(aux
, DP_TRAINING_PATTERN_SET
, tmp
[0]);
971 /* Clear Training Pattern, set AutoCorrect Mode = 1 */
972 tc_write(DP0_SRCCTRL
, tc_srcctrl(tc
) | DP0_SRCCTRL_AUTOCORRECT
);
978 /* Read DPCD 0x202-0x207 */
979 ret
= drm_dp_dpcd_read_link_status(aux
, tmp
+ 2);
982 } while ((--timeout
) &&
983 !(drm_dp_channel_eq_ok(tmp
+ 2, tc
->link
.base
.num_lanes
)));
986 /* Read DPCD 0x200-0x201 */
987 ret
= drm_dp_dpcd_read(aux
, DP_SINK_COUNT
, tmp
, 2);
990 dev_err(dev
, "channel(s) EQ not ok\n");
991 dev_info(dev
, "0x0200 SINK_COUNT: 0x%02x\n", tmp
[0]);
992 dev_info(dev
, "0x0201 DEVICE_SERVICE_IRQ_VECTOR: 0x%02x\n",
994 dev_info(dev
, "0x0202 LANE0_1_STATUS: 0x%02x\n", tmp
[2]);
995 dev_info(dev
, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n",
997 dev_info(dev
, "0x0205 SINK_STATUS: 0x%02x\n", tmp
[5]);
998 dev_info(dev
, "0x0206 ADJUST_REQUEST_LANE0_1: 0x%02x\n",
1004 ret
= tc_set_video_mode(tc
, tc
->mode
);
1009 ret
= tc_stream_clock_calc(tc
);
1015 dev_err(tc
->dev
, "Failed to read DPCD: %d\n", ret
);
1018 dev_err(tc
->dev
, "Failed to write DPCD: %d\n", ret
);
1023 static int tc_main_link_stream(struct tc_data
*tc
, int state
)
1028 dev_dbg(tc
->dev
, "stream: %d\n", state
);
1031 value
= VID_MN_GEN
| DP_EN
;
1032 if (tc
->link
.base
.capabilities
& DP_LINK_CAP_ENHANCED_FRAMING
)
1034 tc_write(DP0CTL
, value
);
1036 * VID_EN assertion should be delayed by at least N * LSCLK
1037 * cycles from the time VID_MN_GEN is enabled in order to
1038 * generate stable values for VID_M. LSCLK is 270 MHz or
1039 * 162 MHz, VID_N is set to 32768 in tc_stream_clock_calc(),
1040 * so a delay of at least 203 us should suffice.
1042 usleep_range(500, 1000);
1044 tc_write(DP0CTL
, value
);
1045 /* Set input interface */
1046 value
= DP0_AUDSRC_NO_INPUT
;
1047 if (tc_test_pattern
)
1048 value
|= DP0_VIDSRC_COLOR_BAR
;
1050 value
|= DP0_VIDSRC_DPI_RX
;
1051 tc_write(SYSCTRL
, value
);
1053 tc_write(DP0CTL
, 0);
1061 static void tc_bridge_pre_enable(struct drm_bridge
*bridge
)
1063 struct tc_data
*tc
= bridge_to_tc(bridge
);
1065 drm_panel_prepare(tc
->panel
);
1068 static void tc_bridge_enable(struct drm_bridge
*bridge
)
1070 struct tc_data
*tc
= bridge_to_tc(bridge
);
1073 ret
= tc_main_link_setup(tc
);
1075 dev_err(tc
->dev
, "main link setup error: %d\n", ret
);
1079 ret
= tc_main_link_stream(tc
, 1);
1081 dev_err(tc
->dev
, "main link stream start error: %d\n", ret
);
1085 drm_panel_enable(tc
->panel
);
1088 static void tc_bridge_disable(struct drm_bridge
*bridge
)
1090 struct tc_data
*tc
= bridge_to_tc(bridge
);
1093 drm_panel_disable(tc
->panel
);
1095 ret
= tc_main_link_stream(tc
, 0);
1097 dev_err(tc
->dev
, "main link stream stop error: %d\n", ret
);
1100 static void tc_bridge_post_disable(struct drm_bridge
*bridge
)
1102 struct tc_data
*tc
= bridge_to_tc(bridge
);
1104 drm_panel_unprepare(tc
->panel
);
1107 static bool tc_bridge_mode_fixup(struct drm_bridge
*bridge
,
1108 const struct drm_display_mode
*mode
,
1109 struct drm_display_mode
*adj
)
1111 /* Fixup sync polarities, both hsync and vsync are active low */
1112 adj
->flags
= mode
->flags
;
1113 adj
->flags
|= (DRM_MODE_FLAG_NHSYNC
| DRM_MODE_FLAG_NVSYNC
);
1114 adj
->flags
&= ~(DRM_MODE_FLAG_PHSYNC
| DRM_MODE_FLAG_PVSYNC
);
1119 static enum drm_mode_status
tc_connector_mode_valid(struct drm_connector
*connector
,
1120 struct drm_display_mode
*mode
)
1122 struct tc_data
*tc
= connector_to_tc(connector
);
1124 u32 bits_per_pixel
= 24;
1126 /* DPI interface clock limitation: upto 154 MHz */
1127 if (mode
->clock
> 154000)
1128 return MODE_CLOCK_HIGH
;
1130 req
= mode
->clock
* bits_per_pixel
/ 8;
1131 avail
= tc
->link
.base
.num_lanes
* tc
->link
.base
.rate
;
1139 static void tc_bridge_mode_set(struct drm_bridge
*bridge
,
1140 const struct drm_display_mode
*mode
,
1141 const struct drm_display_mode
*adj
)
1143 struct tc_data
*tc
= bridge_to_tc(bridge
);
1148 static int tc_connector_get_modes(struct drm_connector
*connector
)
1150 struct tc_data
*tc
= connector_to_tc(connector
);
1154 if (tc
->panel
&& tc
->panel
->funcs
&& tc
->panel
->funcs
->get_modes
) {
1155 count
= tc
->panel
->funcs
->get_modes(tc
->panel
);
1160 edid
= drm_get_edid(connector
, &tc
->aux
.ddc
);
1167 drm_connector_update_edid_property(connector
, edid
);
1168 count
= drm_add_edid_modes(connector
, edid
);
1173 static void tc_connector_set_polling(struct tc_data
*tc
,
1174 struct drm_connector
*connector
)
1176 /* TODO: add support for HPD */
1177 connector
->polled
= DRM_CONNECTOR_POLL_CONNECT
|
1178 DRM_CONNECTOR_POLL_DISCONNECT
;
1181 static struct drm_encoder
*
1182 tc_connector_best_encoder(struct drm_connector
*connector
)
1184 struct tc_data
*tc
= connector_to_tc(connector
);
1186 return tc
->bridge
.encoder
;
1189 static const struct drm_connector_helper_funcs tc_connector_helper_funcs
= {
1190 .get_modes
= tc_connector_get_modes
,
1191 .mode_valid
= tc_connector_mode_valid
,
1192 .best_encoder
= tc_connector_best_encoder
,
1195 static const struct drm_connector_funcs tc_connector_funcs
= {
1196 .fill_modes
= drm_helper_probe_single_connector_modes
,
1197 .destroy
= drm_connector_cleanup
,
1198 .reset
= drm_atomic_helper_connector_reset
,
1199 .atomic_duplicate_state
= drm_atomic_helper_connector_duplicate_state
,
1200 .atomic_destroy_state
= drm_atomic_helper_connector_destroy_state
,
1203 static int tc_bridge_attach(struct drm_bridge
*bridge
)
1205 u32 bus_format
= MEDIA_BUS_FMT_RGB888_1X24
;
1206 struct tc_data
*tc
= bridge_to_tc(bridge
);
1207 struct drm_device
*drm
= bridge
->dev
;
1210 /* Create eDP connector */
1211 drm_connector_helper_add(&tc
->connector
, &tc_connector_helper_funcs
);
1212 ret
= drm_connector_init(drm
, &tc
->connector
, &tc_connector_funcs
,
1213 tc
->panel
? DRM_MODE_CONNECTOR_eDP
:
1214 DRM_MODE_CONNECTOR_DisplayPort
);
1219 drm_panel_attach(tc
->panel
, &tc
->connector
);
1221 drm_display_info_set_bus_formats(&tc
->connector
.display_info
,
1223 tc
->connector
.display_info
.bus_flags
=
1224 DRM_BUS_FLAG_DE_HIGH
|
1225 DRM_BUS_FLAG_PIXDATA_NEGEDGE
|
1226 DRM_BUS_FLAG_SYNC_NEGEDGE
;
1227 drm_connector_attach_encoder(&tc
->connector
, tc
->bridge
.encoder
);
1232 static const struct drm_bridge_funcs tc_bridge_funcs
= {
1233 .attach
= tc_bridge_attach
,
1234 .mode_set
= tc_bridge_mode_set
,
1235 .pre_enable
= tc_bridge_pre_enable
,
1236 .enable
= tc_bridge_enable
,
1237 .disable
= tc_bridge_disable
,
1238 .post_disable
= tc_bridge_post_disable
,
1239 .mode_fixup
= tc_bridge_mode_fixup
,
1242 static bool tc_readable_reg(struct device
*dev
, unsigned int reg
)
1244 return reg
!= SYSCTRL
;
1247 static const struct regmap_range tc_volatile_ranges
[] = {
1248 regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS
),
1249 regmap_reg_range(DP0_LTSTAT
, DP0_SNKLTCHGREQ
),
1250 regmap_reg_range(DP_PHY_CTRL
, DP_PHY_CTRL
),
1251 regmap_reg_range(DP0_PLLCTRL
, PXL_PLLCTRL
),
1252 regmap_reg_range(VFUEN0
, VFUEN0
),
1255 static const struct regmap_access_table tc_volatile_table
= {
1256 .yes_ranges
= tc_volatile_ranges
,
1257 .n_yes_ranges
= ARRAY_SIZE(tc_volatile_ranges
),
1260 static bool tc_writeable_reg(struct device
*dev
, unsigned int reg
)
1262 return (reg
!= TC_IDREG
) &&
1263 (reg
!= DP0_LTSTAT
) &&
1264 (reg
!= DP0_SNKLTCHGREQ
);
1267 static const struct regmap_config tc_regmap_config
= {
1272 .max_register
= PLL_DBG
,
1273 .cache_type
= REGCACHE_RBTREE
,
1274 .readable_reg
= tc_readable_reg
,
1275 .volatile_table
= &tc_volatile_table
,
1276 .writeable_reg
= tc_writeable_reg
,
1277 .reg_format_endian
= REGMAP_ENDIAN_BIG
,
1278 .val_format_endian
= REGMAP_ENDIAN_LITTLE
,
1281 static int tc_probe(struct i2c_client
*client
, const struct i2c_device_id
*id
)
1283 struct device
*dev
= &client
->dev
;
1287 tc
= devm_kzalloc(dev
, sizeof(*tc
), GFP_KERNEL
);
1293 /* port@2 is the output port */
1294 ret
= drm_of_find_panel_or_bridge(dev
->of_node
, 2, 0, &tc
->panel
, NULL
);
1295 if (ret
&& ret
!= -ENODEV
)
1298 /* Shut down GPIO is optional */
1299 tc
->sd_gpio
= devm_gpiod_get_optional(dev
, "shutdown", GPIOD_OUT_HIGH
);
1300 if (IS_ERR(tc
->sd_gpio
))
1301 return PTR_ERR(tc
->sd_gpio
);
1304 gpiod_set_value_cansleep(tc
->sd_gpio
, 0);
1305 usleep_range(5000, 10000);
1308 /* Reset GPIO is optional */
1309 tc
->reset_gpio
= devm_gpiod_get_optional(dev
, "reset", GPIOD_OUT_LOW
);
1310 if (IS_ERR(tc
->reset_gpio
))
1311 return PTR_ERR(tc
->reset_gpio
);
1313 if (tc
->reset_gpio
) {
1314 gpiod_set_value_cansleep(tc
->reset_gpio
, 1);
1315 usleep_range(5000, 10000);
1318 tc
->refclk
= devm_clk_get(dev
, "ref");
1319 if (IS_ERR(tc
->refclk
)) {
1320 ret
= PTR_ERR(tc
->refclk
);
1321 dev_err(dev
, "Failed to get refclk: %d\n", ret
);
1325 tc
->regmap
= devm_regmap_init_i2c(client
, &tc_regmap_config
);
1326 if (IS_ERR(tc
->regmap
)) {
1327 ret
= PTR_ERR(tc
->regmap
);
1328 dev_err(dev
, "Failed to initialize regmap: %d\n", ret
);
1332 ret
= regmap_read(tc
->regmap
, TC_IDREG
, &tc
->rev
);
1334 dev_err(tc
->dev
, "can not read device ID: %d\n", ret
);
1338 if ((tc
->rev
!= 0x6601) && (tc
->rev
!= 0x6603)) {
1339 dev_err(tc
->dev
, "invalid device ID: 0x%08x\n", tc
->rev
);
1343 tc
->assr
= (tc
->rev
== 0x6601); /* Enable ASSR for eDP panels */
1345 ret
= tc_aux_link_setup(tc
);
1349 /* Register DP AUX channel */
1350 tc
->aux
.name
= "TC358767 AUX i2c adapter";
1351 tc
->aux
.dev
= tc
->dev
;
1352 tc
->aux
.transfer
= tc_aux_transfer
;
1353 ret
= drm_dp_aux_register(&tc
->aux
);
1357 ret
= tc_get_display_props(tc
);
1359 goto err_unregister_aux
;
1361 tc_connector_set_polling(tc
, &tc
->connector
);
1363 tc
->bridge
.funcs
= &tc_bridge_funcs
;
1364 tc
->bridge
.of_node
= dev
->of_node
;
1365 drm_bridge_add(&tc
->bridge
);
1367 i2c_set_clientdata(client
, tc
);
1371 drm_dp_aux_unregister(&tc
->aux
);
1375 static int tc_remove(struct i2c_client
*client
)
1377 struct tc_data
*tc
= i2c_get_clientdata(client
);
1379 drm_bridge_remove(&tc
->bridge
);
1380 drm_dp_aux_unregister(&tc
->aux
);
1387 static const struct i2c_device_id tc358767_i2c_ids
[] = {
1391 MODULE_DEVICE_TABLE(i2c
, tc358767_i2c_ids
);
1393 static const struct of_device_id tc358767_of_ids
[] = {
1394 { .compatible
= "toshiba,tc358767", },
1397 MODULE_DEVICE_TABLE(of
, tc358767_of_ids
);
1399 static struct i2c_driver tc358767_driver
= {
1402 .of_match_table
= tc358767_of_ids
,
1404 .id_table
= tc358767_i2c_ids
,
1406 .remove
= tc_remove
,
1408 module_i2c_driver(tc358767_driver
);
1410 MODULE_AUTHOR("Andrey Gusakov <andrey.gusakov@cogentembedded.com>");
1411 MODULE_DESCRIPTION("tc358767 eDP encoder driver");
1412 MODULE_LICENSE("GPL");