2 * Copyright 2012 Red Hat Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include "nouveau_drv.h"
26 #include "nouveau_dma.h"
27 #include "nouveau_fence.h"
28 #include "nouveau_vmm.h"
30 #include "nv50_display.h"
33 nv84_fence_emit32(struct nouveau_channel
*chan
, u64
virtual, u32 sequence
)
35 int ret
= RING_SPACE(chan
, 8);
37 BEGIN_NV04(chan
, 0, NV11_SUBCHAN_DMA_SEMAPHORE
, 1);
38 OUT_RING (chan
, chan
->vram
.handle
);
39 BEGIN_NV04(chan
, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH
, 5);
40 OUT_RING (chan
, upper_32_bits(virtual));
41 OUT_RING (chan
, lower_32_bits(virtual));
42 OUT_RING (chan
, sequence
);
43 OUT_RING (chan
, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG
);
44 OUT_RING (chan
, 0x00000000);
51 nv84_fence_sync32(struct nouveau_channel
*chan
, u64
virtual, u32 sequence
)
53 int ret
= RING_SPACE(chan
, 7);
55 BEGIN_NV04(chan
, 0, NV11_SUBCHAN_DMA_SEMAPHORE
, 1);
56 OUT_RING (chan
, chan
->vram
.handle
);
57 BEGIN_NV04(chan
, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH
, 4);
58 OUT_RING (chan
, upper_32_bits(virtual));
59 OUT_RING (chan
, lower_32_bits(virtual));
60 OUT_RING (chan
, sequence
);
61 OUT_RING (chan
, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL
);
68 nv84_fence_emit(struct nouveau_fence
*fence
)
70 struct nouveau_channel
*chan
= fence
->channel
;
71 struct nv84_fence_chan
*fctx
= chan
->fence
;
72 u64 addr
= fctx
->vma
->addr
+ chan
->chid
* 16;
74 return fctx
->base
.emit32(chan
, addr
, fence
->base
.seqno
);
78 nv84_fence_sync(struct nouveau_fence
*fence
,
79 struct nouveau_channel
*prev
, struct nouveau_channel
*chan
)
81 struct nv84_fence_chan
*fctx
= chan
->fence
;
82 u64 addr
= fctx
->vma
->addr
+ prev
->chid
* 16;
84 return fctx
->base
.sync32(chan
, addr
, fence
->base
.seqno
);
88 nv84_fence_read(struct nouveau_channel
*chan
)
90 struct nv84_fence_priv
*priv
= chan
->drm
->fence
;
91 return nouveau_bo_rd32(priv
->bo
, chan
->chid
* 16/4);
95 nv84_fence_context_del(struct nouveau_channel
*chan
)
97 struct nv84_fence_priv
*priv
= chan
->drm
->fence
;
98 struct nv84_fence_chan
*fctx
= chan
->fence
;
100 nouveau_bo_wr32(priv
->bo
, chan
->chid
* 16 / 4, fctx
->base
.sequence
);
101 mutex_lock(&priv
->mutex
);
102 nouveau_vma_del(&fctx
->vma
);
103 mutex_unlock(&priv
->mutex
);
104 nouveau_fence_context_del(&fctx
->base
);
106 nouveau_fence_context_free(&fctx
->base
);
110 nv84_fence_context_new(struct nouveau_channel
*chan
)
112 struct nv84_fence_priv
*priv
= chan
->drm
->fence
;
113 struct nv84_fence_chan
*fctx
;
116 fctx
= chan
->fence
= kzalloc(sizeof(*fctx
), GFP_KERNEL
);
120 nouveau_fence_context_new(chan
, &fctx
->base
);
121 fctx
->base
.emit
= nv84_fence_emit
;
122 fctx
->base
.sync
= nv84_fence_sync
;
123 fctx
->base
.read
= nv84_fence_read
;
124 fctx
->base
.emit32
= nv84_fence_emit32
;
125 fctx
->base
.sync32
= nv84_fence_sync32
;
126 fctx
->base
.sequence
= nv84_fence_read(chan
);
128 mutex_lock(&priv
->mutex
);
129 ret
= nouveau_vma_new(priv
->bo
, chan
->vmm
, &fctx
->vma
);
130 mutex_unlock(&priv
->mutex
);
133 nv84_fence_context_del(chan
);
138 nv84_fence_suspend(struct nouveau_drm
*drm
)
140 struct nv84_fence_priv
*priv
= drm
->fence
;
143 priv
->suspend
= vmalloc(array_size(sizeof(u32
), drm
->chan
.nr
));
145 for (i
= 0; i
< drm
->chan
.nr
; i
++)
146 priv
->suspend
[i
] = nouveau_bo_rd32(priv
->bo
, i
*4);
149 return priv
->suspend
!= NULL
;
153 nv84_fence_resume(struct nouveau_drm
*drm
)
155 struct nv84_fence_priv
*priv
= drm
->fence
;
159 for (i
= 0; i
< drm
->chan
.nr
; i
++)
160 nouveau_bo_wr32(priv
->bo
, i
*4, priv
->suspend
[i
]);
161 vfree(priv
->suspend
);
162 priv
->suspend
= NULL
;
167 nv84_fence_destroy(struct nouveau_drm
*drm
)
169 struct nv84_fence_priv
*priv
= drm
->fence
;
170 nouveau_bo_unmap(priv
->bo
);
172 nouveau_bo_unpin(priv
->bo
);
173 nouveau_bo_ref(NULL
, &priv
->bo
);
179 nv84_fence_create(struct nouveau_drm
*drm
)
181 struct nv84_fence_priv
*priv
;
185 priv
= drm
->fence
= kzalloc(sizeof(*priv
), GFP_KERNEL
);
189 priv
->base
.dtor
= nv84_fence_destroy
;
190 priv
->base
.suspend
= nv84_fence_suspend
;
191 priv
->base
.resume
= nv84_fence_resume
;
192 priv
->base
.context_new
= nv84_fence_context_new
;
193 priv
->base
.context_del
= nv84_fence_context_del
;
195 priv
->base
.uevent
= true;
197 mutex_init(&priv
->mutex
);
199 /* Use VRAM if there is any ; otherwise fallback to system memory */
200 domain
= drm
->client
.device
.info
.ram_size
!= 0 ? TTM_PL_FLAG_VRAM
:
202 * fences created in sysmem must be non-cached or we
203 * will lose CPU/GPU coherency!
205 TTM_PL_FLAG_TT
| TTM_PL_FLAG_UNCACHED
;
206 ret
= nouveau_bo_new(&drm
->client
, 16 * drm
->chan
.nr
, 0,
207 domain
, 0, 0, NULL
, NULL
, &priv
->bo
);
209 ret
= nouveau_bo_pin(priv
->bo
, domain
, false);
211 ret
= nouveau_bo_map(priv
->bo
);
213 nouveau_bo_unpin(priv
->bo
);
216 nouveau_bo_ref(NULL
, &priv
->bo
);
220 nv84_fence_destroy(drm
);