2 * Copyright 2009 Jerome Glisse.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
28 * Jerome Glisse <glisse@freedesktop.org>
31 #include <linux/seq_file.h>
32 #include <linux/atomic.h>
33 #include <linux/wait.h>
34 #include <linux/kref.h>
35 #include <linux/slab.h>
36 #include <linux/firmware.h>
38 #include "radeon_reg.h"
40 #include "radeon_trace.h"
44 * Fences mark an event in the GPUs pipeline and are used
45 * for GPU/CPU synchronization. When the fence is written,
46 * it is expected that all buffers associated with that fence
47 * are no longer in use by the associated ring on the GPU and
48 * that the the relevant GPU caches have been flushed. Whether
49 * we use a scratch register or memory location depends on the asic
50 * and whether writeback is enabled.
54 * radeon_fence_write - write a fence value
56 * @rdev: radeon_device pointer
57 * @seq: sequence number to write
58 * @ring: ring index the fence is associated with
60 * Writes a fence value to memory or a scratch register (all asics).
62 static void radeon_fence_write(struct radeon_device
*rdev
, u32 seq
, int ring
)
64 struct radeon_fence_driver
*drv
= &rdev
->fence_drv
[ring
];
65 if (likely(rdev
->wb
.enabled
|| !drv
->scratch_reg
)) {
67 *drv
->cpu_addr
= cpu_to_le32(seq
);
70 WREG32(drv
->scratch_reg
, seq
);
75 * radeon_fence_read - read a fence value
77 * @rdev: radeon_device pointer
78 * @ring: ring index the fence is associated with
80 * Reads a fence value from memory or a scratch register (all asics).
81 * Returns the value of the fence read from memory or register.
83 static u32
radeon_fence_read(struct radeon_device
*rdev
, int ring
)
85 struct radeon_fence_driver
*drv
= &rdev
->fence_drv
[ring
];
88 if (likely(rdev
->wb
.enabled
|| !drv
->scratch_reg
)) {
90 seq
= le32_to_cpu(*drv
->cpu_addr
);
92 seq
= lower_32_bits(atomic64_read(&drv
->last_seq
));
95 seq
= RREG32(drv
->scratch_reg
);
101 * radeon_fence_schedule_check - schedule lockup check
103 * @rdev: radeon_device pointer
104 * @ring: ring index we should work with
106 * Queues a delayed work item to check for lockups.
108 static void radeon_fence_schedule_check(struct radeon_device
*rdev
, int ring
)
111 * Do not reset the timer here with mod_delayed_work,
112 * this can livelock in an interaction with TTM delayed destroy.
114 queue_delayed_work(system_power_efficient_wq
,
115 &rdev
->fence_drv
[ring
].lockup_work
,
116 RADEON_FENCE_JIFFIES_TIMEOUT
);
120 * radeon_fence_emit - emit a fence on the requested ring
122 * @rdev: radeon_device pointer
123 * @fence: radeon fence object
124 * @ring: ring index the fence is associated with
126 * Emits a fence command on the requested ring (all asics).
127 * Returns 0 on success, -ENOMEM on failure.
129 int radeon_fence_emit(struct radeon_device
*rdev
,
130 struct radeon_fence
**fence
,
135 /* we are protected by the ring emission mutex */
136 *fence
= kmalloc(sizeof(struct radeon_fence
), GFP_KERNEL
);
137 if ((*fence
) == NULL
) {
140 (*fence
)->rdev
= rdev
;
141 (*fence
)->seq
= seq
= ++rdev
->fence_drv
[ring
].sync_seq
[ring
];
142 (*fence
)->ring
= ring
;
143 (*fence
)->is_vm_update
= false;
144 dma_fence_init(&(*fence
)->base
, &radeon_fence_ops
,
145 &rdev
->fence_queue
.lock
,
146 rdev
->fence_context
+ ring
,
148 radeon_fence_ring_emit(rdev
, ring
, *fence
);
149 trace_radeon_fence_emit(rdev
->ddev
, ring
, (*fence
)->seq
);
150 radeon_fence_schedule_check(rdev
, ring
);
155 * radeon_fence_check_signaled - callback from fence_queue
157 * this function is called with fence_queue lock held, which is also used
158 * for the fence locking itself, so unlocked variants are used for
159 * fence_signal, and remove_wait_queue.
161 static int radeon_fence_check_signaled(wait_queue_entry_t
*wait
, unsigned mode
, int flags
, void *key
)
163 struct radeon_fence
*fence
;
166 fence
= container_of(wait
, struct radeon_fence
, fence_wake
);
169 * We cannot use radeon_fence_process here because we're already
170 * in the waitqueue, in a call from wake_up_all.
172 seq
= atomic64_read(&fence
->rdev
->fence_drv
[fence
->ring
].last_seq
);
173 if (seq
>= fence
->seq
) {
174 int ret
= dma_fence_signal_locked(&fence
->base
);
177 DMA_FENCE_TRACE(&fence
->base
, "signaled from irq context\n");
179 DMA_FENCE_TRACE(&fence
->base
, "was already signaled\n");
181 radeon_irq_kms_sw_irq_put(fence
->rdev
, fence
->ring
);
182 __remove_wait_queue(&fence
->rdev
->fence_queue
, &fence
->fence_wake
);
183 dma_fence_put(&fence
->base
);
185 DMA_FENCE_TRACE(&fence
->base
, "pending\n");
190 * radeon_fence_activity - check for fence activity
192 * @rdev: radeon_device pointer
193 * @ring: ring index the fence is associated with
195 * Checks the current fence value and calculates the last
196 * signalled fence value. Returns true if activity occured
197 * on the ring, and the fence_queue should be waken up.
199 static bool radeon_fence_activity(struct radeon_device
*rdev
, int ring
)
201 uint64_t seq
, last_seq
, last_emitted
;
202 unsigned count_loop
= 0;
205 /* Note there is a scenario here for an infinite loop but it's
206 * very unlikely to happen. For it to happen, the current polling
207 * process need to be interrupted by another process and another
208 * process needs to update the last_seq btw the atomic read and
209 * xchg of the current process.
211 * More over for this to go in infinite loop there need to be
212 * continuously new fence signaled ie radeon_fence_read needs
213 * to return a different value each time for both the currently
214 * polling process and the other process that xchg the last_seq
215 * btw atomic read and xchg of the current process. And the
216 * value the other process set as last seq must be higher than
217 * the seq value we just read. Which means that current process
218 * need to be interrupted after radeon_fence_read and before
221 * To be even more safe we count the number of time we loop and
222 * we bail after 10 loop just accepting the fact that we might
223 * have temporarly set the last_seq not to the true real last
224 * seq but to an older one.
226 last_seq
= atomic64_read(&rdev
->fence_drv
[ring
].last_seq
);
228 last_emitted
= rdev
->fence_drv
[ring
].sync_seq
[ring
];
229 seq
= radeon_fence_read(rdev
, ring
);
230 seq
|= last_seq
& 0xffffffff00000000LL
;
231 if (seq
< last_seq
) {
233 seq
|= last_emitted
& 0xffffffff00000000LL
;
236 if (seq
<= last_seq
|| seq
> last_emitted
) {
239 /* If we loop over we don't want to return without
240 * checking if a fence is signaled as it means that the
241 * seq we just read is different from the previous on.
245 if ((count_loop
++) > 10) {
246 /* We looped over too many time leave with the
247 * fact that we might have set an older fence
248 * seq then the current real last seq as signaled
253 } while (atomic64_xchg(&rdev
->fence_drv
[ring
].last_seq
, seq
) > seq
);
255 if (seq
< last_emitted
)
256 radeon_fence_schedule_check(rdev
, ring
);
262 * radeon_fence_check_lockup - check for hardware lockup
264 * @work: delayed work item
266 * Checks for fence activity and if there is none probe
267 * the hardware if a lockup occured.
269 static void radeon_fence_check_lockup(struct work_struct
*work
)
271 struct radeon_fence_driver
*fence_drv
;
272 struct radeon_device
*rdev
;
275 fence_drv
= container_of(work
, struct radeon_fence_driver
,
277 rdev
= fence_drv
->rdev
;
278 ring
= fence_drv
- &rdev
->fence_drv
[0];
280 if (!down_read_trylock(&rdev
->exclusive_lock
)) {
281 /* just reschedule the check if a reset is going on */
282 radeon_fence_schedule_check(rdev
, ring
);
286 if (fence_drv
->delayed_irq
&& rdev
->ddev
->irq_enabled
) {
287 unsigned long irqflags
;
289 fence_drv
->delayed_irq
= false;
290 spin_lock_irqsave(&rdev
->irq
.lock
, irqflags
);
291 radeon_irq_set(rdev
);
292 spin_unlock_irqrestore(&rdev
->irq
.lock
, irqflags
);
295 if (radeon_fence_activity(rdev
, ring
))
296 wake_up_all(&rdev
->fence_queue
);
298 else if (radeon_ring_is_lockup(rdev
, ring
, &rdev
->ring
[ring
])) {
300 /* good news we believe it's a lockup */
301 dev_warn(rdev
->dev
, "GPU lockup (current fence id "
302 "0x%016llx last fence id 0x%016llx on ring %d)\n",
303 (uint64_t)atomic64_read(&fence_drv
->last_seq
),
304 fence_drv
->sync_seq
[ring
], ring
);
306 /* remember that we need an reset */
307 rdev
->needs_reset
= true;
308 wake_up_all(&rdev
->fence_queue
);
310 up_read(&rdev
->exclusive_lock
);
314 * radeon_fence_process - process a fence
316 * @rdev: radeon_device pointer
317 * @ring: ring index the fence is associated with
319 * Checks the current fence value and wakes the fence queue
320 * if the sequence number has increased (all asics).
322 void radeon_fence_process(struct radeon_device
*rdev
, int ring
)
324 if (radeon_fence_activity(rdev
, ring
))
325 wake_up_all(&rdev
->fence_queue
);
329 * radeon_fence_seq_signaled - check if a fence sequence number has signaled
331 * @rdev: radeon device pointer
332 * @seq: sequence number
333 * @ring: ring index the fence is associated with
335 * Check if the last signaled fence sequnce number is >= the requested
336 * sequence number (all asics).
337 * Returns true if the fence has signaled (current fence value
338 * is >= requested value) or false if it has not (current fence
339 * value is < the requested value. Helper function for
340 * radeon_fence_signaled().
342 static bool radeon_fence_seq_signaled(struct radeon_device
*rdev
,
343 u64 seq
, unsigned ring
)
345 if (atomic64_read(&rdev
->fence_drv
[ring
].last_seq
) >= seq
) {
348 /* poll new last sequence at least once */
349 radeon_fence_process(rdev
, ring
);
350 if (atomic64_read(&rdev
->fence_drv
[ring
].last_seq
) >= seq
) {
356 static bool radeon_fence_is_signaled(struct dma_fence
*f
)
358 struct radeon_fence
*fence
= to_radeon_fence(f
);
359 struct radeon_device
*rdev
= fence
->rdev
;
360 unsigned ring
= fence
->ring
;
361 u64 seq
= fence
->seq
;
363 if (atomic64_read(&rdev
->fence_drv
[ring
].last_seq
) >= seq
) {
367 if (down_read_trylock(&rdev
->exclusive_lock
)) {
368 radeon_fence_process(rdev
, ring
);
369 up_read(&rdev
->exclusive_lock
);
371 if (atomic64_read(&rdev
->fence_drv
[ring
].last_seq
) >= seq
) {
379 * radeon_fence_enable_signaling - enable signalling on fence
382 * This function is called with fence_queue lock held, and adds a callback
383 * to fence_queue that checks if this fence is signaled, and if so it
384 * signals the fence and removes itself.
386 static bool radeon_fence_enable_signaling(struct dma_fence
*f
)
388 struct radeon_fence
*fence
= to_radeon_fence(f
);
389 struct radeon_device
*rdev
= fence
->rdev
;
391 if (atomic64_read(&rdev
->fence_drv
[fence
->ring
].last_seq
) >= fence
->seq
)
394 if (down_read_trylock(&rdev
->exclusive_lock
)) {
395 radeon_irq_kms_sw_irq_get(rdev
, fence
->ring
);
397 if (radeon_fence_activity(rdev
, fence
->ring
))
398 wake_up_all_locked(&rdev
->fence_queue
);
400 /* did fence get signaled after we enabled the sw irq? */
401 if (atomic64_read(&rdev
->fence_drv
[fence
->ring
].last_seq
) >= fence
->seq
) {
402 radeon_irq_kms_sw_irq_put(rdev
, fence
->ring
);
403 up_read(&rdev
->exclusive_lock
);
407 up_read(&rdev
->exclusive_lock
);
409 /* we're probably in a lockup, lets not fiddle too much */
410 if (radeon_irq_kms_sw_irq_get_delayed(rdev
, fence
->ring
))
411 rdev
->fence_drv
[fence
->ring
].delayed_irq
= true;
412 radeon_fence_schedule_check(rdev
, fence
->ring
);
415 fence
->fence_wake
.flags
= 0;
416 fence
->fence_wake
.private = NULL
;
417 fence
->fence_wake
.func
= radeon_fence_check_signaled
;
418 __add_wait_queue(&rdev
->fence_queue
, &fence
->fence_wake
);
421 DMA_FENCE_TRACE(&fence
->base
, "armed on ring %i!\n", fence
->ring
);
426 * radeon_fence_signaled - check if a fence has signaled
428 * @fence: radeon fence object
430 * Check if the requested fence has signaled (all asics).
431 * Returns true if the fence has signaled or false if it has not.
433 bool radeon_fence_signaled(struct radeon_fence
*fence
)
438 if (radeon_fence_seq_signaled(fence
->rdev
, fence
->seq
, fence
->ring
)) {
441 ret
= dma_fence_signal(&fence
->base
);
443 DMA_FENCE_TRACE(&fence
->base
, "signaled from radeon_fence_signaled\n");
450 * radeon_fence_any_seq_signaled - check if any sequence number is signaled
452 * @rdev: radeon device pointer
453 * @seq: sequence numbers
455 * Check if the last signaled fence sequnce number is >= the requested
456 * sequence number (all asics).
457 * Returns true if any has signaled (current value is >= requested value)
458 * or false if it has not. Helper function for radeon_fence_wait_seq.
460 static bool radeon_fence_any_seq_signaled(struct radeon_device
*rdev
, u64
*seq
)
464 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
) {
465 if (seq
[i
] && radeon_fence_seq_signaled(rdev
, seq
[i
], i
))
472 * radeon_fence_wait_seq_timeout - wait for a specific sequence numbers
474 * @rdev: radeon device pointer
475 * @target_seq: sequence number(s) we want to wait for
476 * @intr: use interruptable sleep
477 * @timeout: maximum time to wait, or MAX_SCHEDULE_TIMEOUT for infinite wait
479 * Wait for the requested sequence number(s) to be written by any ring
480 * (all asics). Sequnce number array is indexed by ring id.
481 * @intr selects whether to use interruptable (true) or non-interruptable
482 * (false) sleep when waiting for the sequence number. Helper function
483 * for radeon_fence_wait_*().
484 * Returns remaining time if the sequence number has passed, 0 when
485 * the wait timeout, or an error for all other cases.
486 * -EDEADLK is returned when a GPU lockup has been detected.
488 static long radeon_fence_wait_seq_timeout(struct radeon_device
*rdev
,
489 u64
*target_seq
, bool intr
,
495 if (radeon_fence_any_seq_signaled(rdev
, target_seq
))
498 /* enable IRQs and tracing */
499 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
) {
503 trace_radeon_fence_wait_begin(rdev
->ddev
, i
, target_seq
[i
]);
504 radeon_irq_kms_sw_irq_get(rdev
, i
);
508 r
= wait_event_interruptible_timeout(rdev
->fence_queue
, (
509 radeon_fence_any_seq_signaled(rdev
, target_seq
)
510 || rdev
->needs_reset
), timeout
);
512 r
= wait_event_timeout(rdev
->fence_queue
, (
513 radeon_fence_any_seq_signaled(rdev
, target_seq
)
514 || rdev
->needs_reset
), timeout
);
517 if (rdev
->needs_reset
)
520 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
) {
524 radeon_irq_kms_sw_irq_put(rdev
, i
);
525 trace_radeon_fence_wait_end(rdev
->ddev
, i
, target_seq
[i
]);
532 * radeon_fence_wait_timeout - wait for a fence to signal with timeout
534 * @fence: radeon fence object
535 * @intr: use interruptible sleep
537 * Wait for the requested fence to signal (all asics).
538 * @intr selects whether to use interruptable (true) or non-interruptable
539 * (false) sleep when waiting for the fence.
540 * @timeout: maximum time to wait, or MAX_SCHEDULE_TIMEOUT for infinite wait
541 * Returns remaining time if the sequence number has passed, 0 when
542 * the wait timeout, or an error for all other cases.
544 long radeon_fence_wait_timeout(struct radeon_fence
*fence
, bool intr
, long timeout
)
546 uint64_t seq
[RADEON_NUM_RINGS
] = {};
551 * This function should not be called on !radeon fences.
552 * If this is the case, it would mean this function can
553 * also be called on radeon fences belonging to another card.
554 * exclusive_lock is not held in that case.
556 if (WARN_ON_ONCE(!to_radeon_fence(&fence
->base
)))
557 return dma_fence_wait(&fence
->base
, intr
);
559 seq
[fence
->ring
] = fence
->seq
;
560 r
= radeon_fence_wait_seq_timeout(fence
->rdev
, seq
, intr
, timeout
);
565 r_sig
= dma_fence_signal(&fence
->base
);
567 DMA_FENCE_TRACE(&fence
->base
, "signaled from fence_wait\n");
572 * radeon_fence_wait - wait for a fence to signal
574 * @fence: radeon fence object
575 * @intr: use interruptible sleep
577 * Wait for the requested fence to signal (all asics).
578 * @intr selects whether to use interruptable (true) or non-interruptable
579 * (false) sleep when waiting for the fence.
580 * Returns 0 if the fence has passed, error for all other cases.
582 int radeon_fence_wait(struct radeon_fence
*fence
, bool intr
)
584 long r
= radeon_fence_wait_timeout(fence
, intr
, MAX_SCHEDULE_TIMEOUT
);
593 * radeon_fence_wait_any - wait for a fence to signal on any ring
595 * @rdev: radeon device pointer
596 * @fences: radeon fence object(s)
597 * @intr: use interruptable sleep
599 * Wait for any requested fence to signal (all asics). Fence
600 * array is indexed by ring id. @intr selects whether to use
601 * interruptable (true) or non-interruptable (false) sleep when
602 * waiting for the fences. Used by the suballocator.
603 * Returns 0 if any fence has passed, error for all other cases.
605 int radeon_fence_wait_any(struct radeon_device
*rdev
,
606 struct radeon_fence
**fences
,
609 uint64_t seq
[RADEON_NUM_RINGS
];
610 unsigned i
, num_rings
= 0;
613 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
) {
620 seq
[i
] = fences
[i
]->seq
;
624 /* nothing to wait for ? */
628 r
= radeon_fence_wait_seq_timeout(rdev
, seq
, intr
, MAX_SCHEDULE_TIMEOUT
);
636 * radeon_fence_wait_next - wait for the next fence to signal
638 * @rdev: radeon device pointer
639 * @ring: ring index the fence is associated with
641 * Wait for the next fence on the requested ring to signal (all asics).
642 * Returns 0 if the next fence has passed, error for all other cases.
643 * Caller must hold ring lock.
645 int radeon_fence_wait_next(struct radeon_device
*rdev
, int ring
)
647 uint64_t seq
[RADEON_NUM_RINGS
] = {};
650 seq
[ring
] = atomic64_read(&rdev
->fence_drv
[ring
].last_seq
) + 1ULL;
651 if (seq
[ring
] >= rdev
->fence_drv
[ring
].sync_seq
[ring
]) {
652 /* nothing to wait for, last_seq is
653 already the last emited fence */
656 r
= radeon_fence_wait_seq_timeout(rdev
, seq
, false, MAX_SCHEDULE_TIMEOUT
);
663 * radeon_fence_wait_empty - wait for all fences to signal
665 * @rdev: radeon device pointer
666 * @ring: ring index the fence is associated with
668 * Wait for all fences on the requested ring to signal (all asics).
669 * Returns 0 if the fences have passed, error for all other cases.
670 * Caller must hold ring lock.
672 int radeon_fence_wait_empty(struct radeon_device
*rdev
, int ring
)
674 uint64_t seq
[RADEON_NUM_RINGS
] = {};
677 seq
[ring
] = rdev
->fence_drv
[ring
].sync_seq
[ring
];
681 r
= radeon_fence_wait_seq_timeout(rdev
, seq
, false, MAX_SCHEDULE_TIMEOUT
);
686 dev_err(rdev
->dev
, "error waiting for ring[%d] to become idle (%ld)\n",
693 * radeon_fence_ref - take a ref on a fence
695 * @fence: radeon fence object
697 * Take a reference on a fence (all asics).
700 struct radeon_fence
*radeon_fence_ref(struct radeon_fence
*fence
)
702 dma_fence_get(&fence
->base
);
707 * radeon_fence_unref - remove a ref on a fence
709 * @fence: radeon fence object
711 * Remove a reference on a fence (all asics).
713 void radeon_fence_unref(struct radeon_fence
**fence
)
715 struct radeon_fence
*tmp
= *fence
;
719 dma_fence_put(&tmp
->base
);
724 * radeon_fence_count_emitted - get the count of emitted fences
726 * @rdev: radeon device pointer
727 * @ring: ring index the fence is associated with
729 * Get the number of fences emitted on the requested ring (all asics).
730 * Returns the number of emitted fences on the ring. Used by the
731 * dynpm code to ring track activity.
733 unsigned radeon_fence_count_emitted(struct radeon_device
*rdev
, int ring
)
737 /* We are not protected by ring lock when reading the last sequence
738 * but it's ok to report slightly wrong fence count here.
740 radeon_fence_process(rdev
, ring
);
741 emitted
= rdev
->fence_drv
[ring
].sync_seq
[ring
]
742 - atomic64_read(&rdev
->fence_drv
[ring
].last_seq
);
743 /* to avoid 32bits warp around */
744 if (emitted
> 0x10000000) {
745 emitted
= 0x10000000;
747 return (unsigned)emitted
;
751 * radeon_fence_need_sync - do we need a semaphore
753 * @fence: radeon fence object
754 * @dst_ring: which ring to check against
756 * Check if the fence needs to be synced against another ring
757 * (all asics). If so, we need to emit a semaphore.
758 * Returns true if we need to sync with another ring, false if
761 bool radeon_fence_need_sync(struct radeon_fence
*fence
, int dst_ring
)
763 struct radeon_fence_driver
*fdrv
;
769 if (fence
->ring
== dst_ring
) {
773 /* we are protected by the ring mutex */
774 fdrv
= &fence
->rdev
->fence_drv
[dst_ring
];
775 if (fence
->seq
<= fdrv
->sync_seq
[fence
->ring
]) {
783 * radeon_fence_note_sync - record the sync point
785 * @fence: radeon fence object
786 * @dst_ring: which ring to check against
788 * Note the sequence number at which point the fence will
789 * be synced with the requested ring (all asics).
791 void radeon_fence_note_sync(struct radeon_fence
*fence
, int dst_ring
)
793 struct radeon_fence_driver
*dst
, *src
;
800 if (fence
->ring
== dst_ring
) {
804 /* we are protected by the ring mutex */
805 src
= &fence
->rdev
->fence_drv
[fence
->ring
];
806 dst
= &fence
->rdev
->fence_drv
[dst_ring
];
807 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
) {
811 dst
->sync_seq
[i
] = max(dst
->sync_seq
[i
], src
->sync_seq
[i
]);
816 * radeon_fence_driver_start_ring - make the fence driver
817 * ready for use on the requested ring.
819 * @rdev: radeon device pointer
820 * @ring: ring index to start the fence driver on
822 * Make the fence driver ready for processing (all asics).
823 * Not all asics have all rings, so each asic will only
824 * start the fence driver on the rings it has.
825 * Returns 0 for success, errors for failure.
827 int radeon_fence_driver_start_ring(struct radeon_device
*rdev
, int ring
)
832 radeon_scratch_free(rdev
, rdev
->fence_drv
[ring
].scratch_reg
);
833 if (rdev
->wb
.use_event
|| !radeon_ring_supports_scratch_reg(rdev
, &rdev
->ring
[ring
])) {
834 rdev
->fence_drv
[ring
].scratch_reg
= 0;
835 if (ring
!= R600_RING_TYPE_UVD_INDEX
) {
836 index
= R600_WB_EVENT_OFFSET
+ ring
* 4;
837 rdev
->fence_drv
[ring
].cpu_addr
= &rdev
->wb
.wb
[index
/4];
838 rdev
->fence_drv
[ring
].gpu_addr
= rdev
->wb
.gpu_addr
+
842 /* put fence directly behind firmware */
843 index
= ALIGN(rdev
->uvd_fw
->size
, 8);
844 rdev
->fence_drv
[ring
].cpu_addr
= rdev
->uvd
.cpu_addr
+ index
;
845 rdev
->fence_drv
[ring
].gpu_addr
= rdev
->uvd
.gpu_addr
+ index
;
849 r
= radeon_scratch_get(rdev
, &rdev
->fence_drv
[ring
].scratch_reg
);
851 dev_err(rdev
->dev
, "fence failed to get scratch register\n");
854 index
= RADEON_WB_SCRATCH_OFFSET
+
855 rdev
->fence_drv
[ring
].scratch_reg
-
856 rdev
->scratch
.reg_base
;
857 rdev
->fence_drv
[ring
].cpu_addr
= &rdev
->wb
.wb
[index
/4];
858 rdev
->fence_drv
[ring
].gpu_addr
= rdev
->wb
.gpu_addr
+ index
;
860 radeon_fence_write(rdev
, atomic64_read(&rdev
->fence_drv
[ring
].last_seq
), ring
);
861 rdev
->fence_drv
[ring
].initialized
= true;
862 dev_info(rdev
->dev
, "fence driver on ring %d use gpu addr 0x%016llx and cpu addr 0x%p\n",
863 ring
, rdev
->fence_drv
[ring
].gpu_addr
, rdev
->fence_drv
[ring
].cpu_addr
);
868 * radeon_fence_driver_init_ring - init the fence driver
869 * for the requested ring.
871 * @rdev: radeon device pointer
872 * @ring: ring index to start the fence driver on
874 * Init the fence driver for the requested ring (all asics).
875 * Helper function for radeon_fence_driver_init().
877 static void radeon_fence_driver_init_ring(struct radeon_device
*rdev
, int ring
)
881 rdev
->fence_drv
[ring
].scratch_reg
= -1;
882 rdev
->fence_drv
[ring
].cpu_addr
= NULL
;
883 rdev
->fence_drv
[ring
].gpu_addr
= 0;
884 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
)
885 rdev
->fence_drv
[ring
].sync_seq
[i
] = 0;
886 atomic64_set(&rdev
->fence_drv
[ring
].last_seq
, 0);
887 rdev
->fence_drv
[ring
].initialized
= false;
888 INIT_DELAYED_WORK(&rdev
->fence_drv
[ring
].lockup_work
,
889 radeon_fence_check_lockup
);
890 rdev
->fence_drv
[ring
].rdev
= rdev
;
894 * radeon_fence_driver_init - init the fence driver
895 * for all possible rings.
897 * @rdev: radeon device pointer
899 * Init the fence driver for all possible rings (all asics).
900 * Not all asics have all rings, so each asic will only
901 * start the fence driver on the rings it has using
902 * radeon_fence_driver_start_ring().
903 * Returns 0 for success.
905 int radeon_fence_driver_init(struct radeon_device
*rdev
)
909 init_waitqueue_head(&rdev
->fence_queue
);
910 for (ring
= 0; ring
< RADEON_NUM_RINGS
; ring
++) {
911 radeon_fence_driver_init_ring(rdev
, ring
);
913 if (radeon_debugfs_fence_init(rdev
)) {
914 dev_err(rdev
->dev
, "fence debugfs file creation failed\n");
920 * radeon_fence_driver_fini - tear down the fence driver
921 * for all possible rings.
923 * @rdev: radeon device pointer
925 * Tear down the fence driver for all possible rings (all asics).
927 void radeon_fence_driver_fini(struct radeon_device
*rdev
)
931 mutex_lock(&rdev
->ring_lock
);
932 for (ring
= 0; ring
< RADEON_NUM_RINGS
; ring
++) {
933 if (!rdev
->fence_drv
[ring
].initialized
)
935 r
= radeon_fence_wait_empty(rdev
, ring
);
937 /* no need to trigger GPU reset as we are unloading */
938 radeon_fence_driver_force_completion(rdev
, ring
);
940 cancel_delayed_work_sync(&rdev
->fence_drv
[ring
].lockup_work
);
941 wake_up_all(&rdev
->fence_queue
);
942 radeon_scratch_free(rdev
, rdev
->fence_drv
[ring
].scratch_reg
);
943 rdev
->fence_drv
[ring
].initialized
= false;
945 mutex_unlock(&rdev
->ring_lock
);
949 * radeon_fence_driver_force_completion - force all fence waiter to complete
951 * @rdev: radeon device pointer
952 * @ring: the ring to complete
954 * In case of GPU reset failure make sure no process keep waiting on fence
955 * that will never complete.
957 void radeon_fence_driver_force_completion(struct radeon_device
*rdev
, int ring
)
959 if (rdev
->fence_drv
[ring
].initialized
) {
960 radeon_fence_write(rdev
, rdev
->fence_drv
[ring
].sync_seq
[ring
], ring
);
961 cancel_delayed_work_sync(&rdev
->fence_drv
[ring
].lockup_work
);
969 #if defined(CONFIG_DEBUG_FS)
970 static int radeon_debugfs_fence_info(struct seq_file
*m
, void *data
)
972 struct drm_info_node
*node
= (struct drm_info_node
*)m
->private;
973 struct drm_device
*dev
= node
->minor
->dev
;
974 struct radeon_device
*rdev
= dev
->dev_private
;
977 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
) {
978 if (!rdev
->fence_drv
[i
].initialized
)
981 radeon_fence_process(rdev
, i
);
983 seq_printf(m
, "--- ring %d ---\n", i
);
984 seq_printf(m
, "Last signaled fence 0x%016llx\n",
985 (unsigned long long)atomic64_read(&rdev
->fence_drv
[i
].last_seq
));
986 seq_printf(m
, "Last emitted 0x%016llx\n",
987 rdev
->fence_drv
[i
].sync_seq
[i
]);
989 for (j
= 0; j
< RADEON_NUM_RINGS
; ++j
) {
990 if (i
!= j
&& rdev
->fence_drv
[j
].initialized
)
991 seq_printf(m
, "Last sync to ring %d 0x%016llx\n",
992 j
, rdev
->fence_drv
[i
].sync_seq
[j
]);
999 * radeon_debugfs_gpu_reset - manually trigger a gpu reset
1001 * Manually trigger a gpu reset at the next fence wait.
1003 static int radeon_debugfs_gpu_reset(struct seq_file
*m
, void *data
)
1005 struct drm_info_node
*node
= (struct drm_info_node
*) m
->private;
1006 struct drm_device
*dev
= node
->minor
->dev
;
1007 struct radeon_device
*rdev
= dev
->dev_private
;
1009 down_read(&rdev
->exclusive_lock
);
1010 seq_printf(m
, "%d\n", rdev
->needs_reset
);
1011 rdev
->needs_reset
= true;
1012 wake_up_all(&rdev
->fence_queue
);
1013 up_read(&rdev
->exclusive_lock
);
1018 static struct drm_info_list radeon_debugfs_fence_list
[] = {
1019 {"radeon_fence_info", &radeon_debugfs_fence_info
, 0, NULL
},
1020 {"radeon_gpu_reset", &radeon_debugfs_gpu_reset
, 0, NULL
}
1024 int radeon_debugfs_fence_init(struct radeon_device
*rdev
)
1026 #if defined(CONFIG_DEBUG_FS)
1027 return radeon_debugfs_add_files(rdev
, radeon_debugfs_fence_list
, 2);
1033 static const char *radeon_fence_get_driver_name(struct dma_fence
*fence
)
1038 static const char *radeon_fence_get_timeline_name(struct dma_fence
*f
)
1040 struct radeon_fence
*fence
= to_radeon_fence(f
);
1041 switch (fence
->ring
) {
1042 case RADEON_RING_TYPE_GFX_INDEX
: return "radeon.gfx";
1043 case CAYMAN_RING_TYPE_CP1_INDEX
: return "radeon.cp1";
1044 case CAYMAN_RING_TYPE_CP2_INDEX
: return "radeon.cp2";
1045 case R600_RING_TYPE_DMA_INDEX
: return "radeon.dma";
1046 case CAYMAN_RING_TYPE_DMA1_INDEX
: return "radeon.dma1";
1047 case R600_RING_TYPE_UVD_INDEX
: return "radeon.uvd";
1048 case TN_RING_TYPE_VCE1_INDEX
: return "radeon.vce1";
1049 case TN_RING_TYPE_VCE2_INDEX
: return "radeon.vce2";
1050 default: WARN_ON_ONCE(1); return "radeon.unk";
1054 static inline bool radeon_test_signaled(struct radeon_fence
*fence
)
1056 return test_bit(DMA_FENCE_FLAG_SIGNALED_BIT
, &fence
->base
.flags
);
1059 struct radeon_wait_cb
{
1060 struct dma_fence_cb base
;
1061 struct task_struct
*task
;
1065 radeon_fence_wait_cb(struct dma_fence
*fence
, struct dma_fence_cb
*cb
)
1067 struct radeon_wait_cb
*wait
=
1068 container_of(cb
, struct radeon_wait_cb
, base
);
1070 wake_up_process(wait
->task
);
1073 static signed long radeon_fence_default_wait(struct dma_fence
*f
, bool intr
,
1076 struct radeon_fence
*fence
= to_radeon_fence(f
);
1077 struct radeon_device
*rdev
= fence
->rdev
;
1078 struct radeon_wait_cb cb
;
1082 if (dma_fence_add_callback(f
, &cb
.base
, radeon_fence_wait_cb
))
1087 set_current_state(TASK_INTERRUPTIBLE
);
1089 set_current_state(TASK_UNINTERRUPTIBLE
);
1092 * radeon_test_signaled must be called after
1093 * set_current_state to prevent a race with wake_up_process
1095 if (radeon_test_signaled(fence
))
1098 if (rdev
->needs_reset
) {
1103 t
= schedule_timeout(t
);
1105 if (t
> 0 && intr
&& signal_pending(current
))
1109 __set_current_state(TASK_RUNNING
);
1110 dma_fence_remove_callback(f
, &cb
.base
);
1115 const struct dma_fence_ops radeon_fence_ops
= {
1116 .get_driver_name
= radeon_fence_get_driver_name
,
1117 .get_timeline_name
= radeon_fence_get_timeline_name
,
1118 .enable_signaling
= radeon_fence_enable_signaling
,
1119 .signaled
= radeon_fence_is_signaled
,
1120 .wait
= radeon_fence_default_wait
,