2 * linux/arch/arm/mm/proc-sa1100.S
4 * Copyright (C) 1997-2002 Russell King
5 * hacked for non-paged-MM by Hyok S. Choi, 2003.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
11 * MMU functions for SA110
13 * These are the low level assembler for performing cache and TLB
14 * functions on the StrongARM-1100 and StrongARM-1110.
16 * Note that SA1100 and SA1110 share everything but their name and CPU ID.
18 * 12-jun-2000, Erik Mouw (J.A.K.Mouw@its.tudelft.nl):
19 * Flush the read buffer at context switches
21 #include <linux/linkage.h>
22 #include <linux/init.h>
23 #include <asm/assembler.h>
24 #include <asm/asm-offsets.h>
25 #include <asm/hwcap.h>
26 #include <mach/hardware.h>
27 #include <asm/pgtable-hwdef.h>
28 #include <asm/pgtable.h>
30 #include "proc-macros.S"
33 * the cache line size of the I and D cache
35 #define DCACHELINESIZE 32
40 * cpu_sa1100_proc_init()
42 ENTRY(cpu_sa1100_proc_init)
44 mcr p15, 0, r0, c15, c1, 2 @ Enable clock switching
45 mcr p15, 0, r0, c9, c0, 5 @ Allow read-buffer operations from userland
51 * cpu_sa1100_proc_fin()
53 * Prepare the CPU for reset:
54 * - Disable interrupts
55 * - Clean and turn off caches.
57 ENTRY(cpu_sa1100_proc_fin)
58 mcr p15, 0, ip, c15, c2, 2 @ Disable clock switching
59 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
60 bic r0, r0, #0x1000 @ ...i............
61 bic r0, r0, #0x000e @ ............wca.
62 mcr p15, 0, r0, c1, c0, 0 @ disable caches
66 * cpu_sa1100_reset(loc)
68 * Perform a soft reset of the system. Put the CPU into the
69 * same state as it would be if it had been reset, and branch
70 * to what would be the reset vector.
72 * loc: location to jump to for soft reset
75 ENTRY(cpu_sa1100_reset)
77 mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
78 mcr p15, 0, ip, c7, c10, 4 @ drain WB
80 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
82 mrc p15, 0, ip, c1, c0, 0 @ ctrl register
83 bic ip, ip, #0x000f @ ............wcam
84 bic ip, ip, #0x1100 @ ...i...s........
85 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
89 * cpu_sa1100_do_idle(type)
91 * Cause the processor to idle
96 * 2 = switch to slow processor clock
97 * 3 = switch to fast processor clock
100 ENTRY(cpu_sa1100_do_idle)
101 mov r0, r0 @ 4 nop padding
104 mov r0, r0 @ 4 nop padding
108 ldr r1, =UNCACHEABLE_ADDR @ ptr to uncacheable address
109 @ --- aligned to a cache line
110 mcr p15, 0, r0, c15, c2, 2 @ disable clock switching
111 ldr r1, [r1, #0] @ force switch to MCLK
112 mcr p15, 0, r0, c15, c8, 2 @ wait for interrupt
114 mcr p15, 0, r0, c15, c1, 2 @ enable clock switching
117 /* ================================= CACHE ================================ */
120 * cpu_sa1100_dcache_clean_area(addr,sz)
122 * Clean the specified entry of any caches such that the MMU
123 * translation fetches will obtain correct data.
125 * addr: cache-unaligned virtual address
128 ENTRY(cpu_sa1100_dcache_clean_area)
129 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
130 add r0, r0, #DCACHELINESIZE
131 subs r1, r1, #DCACHELINESIZE
135 /* =============================== PageTable ============================== */
138 * cpu_sa1100_switch_mm(pgd)
140 * Set the translation base pointer to be as described by pgd.
142 * pgd: new page tables
145 ENTRY(cpu_sa1100_switch_mm)
148 bl v4wb_flush_kern_cache_all @ clears IP
149 mcr p15, 0, ip, c9, c0, 0 @ invalidate RB
150 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
151 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
158 * cpu_sa1100_set_pte_ext(ptep, pte, ext)
160 * Set a PTE and flush it out
163 ENTRY(cpu_sa1100_set_pte_ext)
165 armv3_set_pte_ext wc_disable=0
167 mcr p15, 0, r0, c7, c10, 1 @ clean D entry
168 mcr p15, 0, r0, c7, c10, 4 @ drain WB
172 .globl cpu_sa1100_suspend_size
173 .equ cpu_sa1100_suspend_size, 4*4
175 ENTRY(cpu_sa1100_do_suspend)
176 stmfd sp!, {r4 - r7, lr}
177 mrc p15, 0, r4, c3, c0, 0 @ domain ID
178 mrc p15, 0, r5, c2, c0, 0 @ translation table base addr
179 mrc p15, 0, r6, c13, c0, 0 @ PID
180 mrc p15, 0, r7, c1, c0, 0 @ control reg
181 stmia r0, {r4 - r7} @ store cp regs
182 ldmfd sp!, {r4 - r7, pc}
183 ENDPROC(cpu_sa1100_do_suspend)
185 ENTRY(cpu_sa1100_do_resume)
186 ldmia r0, {r4 - r7} @ load cp regs
188 mcr p15, 0, r1, c8, c7, 0 @ flush I+D TLBs
189 mcr p15, 0, r1, c7, c7, 0 @ flush I&D cache
190 mcr p15, 0, r1, c9, c0, 0 @ invalidate RB
191 mcr p15, 0, r1, c9, c0, 5 @ allow user space to use RB
193 mcr p15, 0, r4, c3, c0, 0 @ domain ID
194 mcr p15, 0, r5, c2, c0, 0 @ translation table base addr
195 mcr p15, 0, r6, c13, c0, 0 @ PID
196 mov r0, r7 @ control register
197 mov r2, r5, lsr #14 @ get TTB0 base
199 ldr r3, =PMD_TYPE_SECT | PMD_SECT_BUFFERABLE | \
200 PMD_SECT_CACHEABLE | PMD_SECT_AP_WRITE
202 ENDPROC(cpu_sa1100_do_resume)
204 #define cpu_sa1100_do_suspend 0
205 #define cpu_sa1100_do_resume 0
210 .type __sa1100_setup, #function
213 mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
214 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
216 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
220 mrc p15, 0, r0, c1, c0 @ get control register v4
224 .size __sa1100_setup, . - __sa1100_setup
228 * .RVI ZFRS BLDP WCAM
229 * ..11 0001 ..11 1101
232 .type sa1100_crval, #object
234 crval clear=0x00003f3f, mmuset=0x0000313d, ucset=0x00001130
239 * Purpose : Function pointers used to access above functions - all calls
244 * SA1100 and SA1110 share the same function calls
246 .type sa1100_processor_functions, #object
247 ENTRY(sa1100_processor_functions)
250 .word cpu_sa1100_proc_init
251 .word cpu_sa1100_proc_fin
252 .word cpu_sa1100_reset
253 .word cpu_sa1100_do_idle
254 .word cpu_sa1100_dcache_clean_area
255 .word cpu_sa1100_switch_mm
256 .word cpu_sa1100_set_pte_ext
257 .word cpu_sa1100_suspend_size
258 .word cpu_sa1100_do_suspend
259 .word cpu_sa1100_do_resume
260 .size sa1100_processor_functions, . - sa1100_processor_functions
264 .type cpu_arch_name, #object
267 .size cpu_arch_name, . - cpu_arch_name
269 .type cpu_elf_name, #object
272 .size cpu_elf_name, . - cpu_elf_name
274 .type cpu_sa1100_name, #object
276 .asciz "StrongARM-1100"
277 .size cpu_sa1100_name, . - cpu_sa1100_name
279 .type cpu_sa1110_name, #object
281 .asciz "StrongARM-1110"
282 .size cpu_sa1110_name, . - cpu_sa1110_name
286 .section ".proc.info.init", #alloc, #execinstr
288 .type __sa1100_proc_info,#object
292 .long PMD_TYPE_SECT | \
293 PMD_SECT_BUFFERABLE | \
294 PMD_SECT_CACHEABLE | \
295 PMD_SECT_AP_WRITE | \
297 .long PMD_TYPE_SECT | \
298 PMD_SECT_AP_WRITE | \
303 .long HWCAP_SWP | HWCAP_HALF | HWCAP_26BIT | HWCAP_FAST_MULT
304 .long cpu_sa1100_name
305 .long sa1100_processor_functions
309 .size __sa1100_proc_info, . - __sa1100_proc_info
311 .type __sa1110_proc_info,#object
315 .long PMD_TYPE_SECT | \
316 PMD_SECT_BUFFERABLE | \
317 PMD_SECT_CACHEABLE | \
318 PMD_SECT_AP_WRITE | \
320 .long PMD_TYPE_SECT | \
321 PMD_SECT_AP_WRITE | \
326 .long HWCAP_SWP | HWCAP_HALF | HWCAP_26BIT | HWCAP_FAST_MULT
327 .long cpu_sa1110_name
328 .long sa1100_processor_functions
332 .size __sa1110_proc_info, . - __sa1110_proc_info