Input: xpad - add support for Xbox1 PDP Camo series gamepad
[linux/fpc-iii.git] / drivers / media / platform / marvell-ccic / mcam-core.h
blobbeb339f5561f0b9eafa62a34ce3b3fd785861aad
1 /*
2 * Marvell camera core structures.
4 * Copyright 2011 Jonathan Corbet corbet@lwn.net
5 */
6 #ifndef _MCAM_CORE_H
7 #define _MCAM_CORE_H
9 #include <linux/list.h>
10 #include <media/v4l2-common.h>
11 #include <media/v4l2-ctrls.h>
12 #include <media/v4l2-dev.h>
13 #include <media/videobuf2-v4l2.h>
16 * Create our own symbols for the supported buffer modes, but, for now,
17 * base them entirely on which videobuf2 options have been selected.
19 #if IS_ENABLED(CONFIG_VIDEOBUF2_VMALLOC)
20 #define MCAM_MODE_VMALLOC 1
21 #endif
23 #if IS_ENABLED(CONFIG_VIDEOBUF2_DMA_CONTIG)
24 #define MCAM_MODE_DMA_CONTIG 1
25 #endif
27 #if IS_ENABLED(CONFIG_VIDEOBUF2_DMA_SG)
28 #define MCAM_MODE_DMA_SG 1
29 #endif
31 #if !defined(MCAM_MODE_VMALLOC) && !defined(MCAM_MODE_DMA_CONTIG) && \
32 !defined(MCAM_MODE_DMA_SG)
33 #error One of the videobuf buffer modes must be selected in the config
34 #endif
37 enum mcam_state {
38 S_NOTREADY, /* Not yet initialized */
39 S_IDLE, /* Just hanging around */
40 S_FLAKED, /* Some sort of problem */
41 S_STREAMING, /* Streaming data */
42 S_BUFWAIT /* streaming requested but no buffers yet */
44 #define MAX_DMA_BUFS 3
47 * Different platforms work best with different buffer modes, so we
48 * let the platform pick.
50 enum mcam_buffer_mode {
51 B_vmalloc = 0,
52 B_DMA_contig = 1,
53 B_DMA_sg = 2
56 enum mcam_chip_id {
57 MCAM_CAFE,
58 MCAM_ARMADA610,
62 * Is a given buffer mode supported by the current kernel configuration?
64 static inline int mcam_buffer_mode_supported(enum mcam_buffer_mode mode)
66 switch (mode) {
67 #ifdef MCAM_MODE_VMALLOC
68 case B_vmalloc:
69 #endif
70 #ifdef MCAM_MODE_DMA_CONTIG
71 case B_DMA_contig:
72 #endif
73 #ifdef MCAM_MODE_DMA_SG
74 case B_DMA_sg:
75 #endif
76 return 1;
77 default:
78 return 0;
83 * Basic frame states
85 struct mcam_frame_state {
86 unsigned int frames;
87 unsigned int singles;
88 unsigned int delivered;
91 #define NR_MCAM_CLK 3
94 * A description of one of our devices.
95 * Locking: controlled by s_mutex. Certain fields, however, require
96 * the dev_lock spinlock; they are marked as such by comments.
97 * dev_lock is also required for access to device registers.
99 struct mcam_camera {
101 * These fields should be set by the platform code prior to
102 * calling mcam_register().
104 struct i2c_adapter *i2c_adapter;
105 unsigned char __iomem *regs;
106 unsigned regs_size; /* size in bytes of the register space */
107 spinlock_t dev_lock;
108 struct device *dev; /* For messages, dma alloc */
109 enum mcam_chip_id chip_id;
110 short int clock_speed; /* Sensor clock speed, default 30 */
111 short int use_smbus; /* SMBUS or straight I2c? */
112 enum mcam_buffer_mode buffer_mode;
114 int mclk_min; /* The minimal value of mclk */
115 int mclk_src; /* which clock source the mclk derives from */
116 int mclk_div; /* Clock Divider Value for MCLK */
118 int ccic_id;
119 enum v4l2_mbus_type bus_type;
120 /* MIPI support */
121 /* The dphy config value, allocated in board file
122 * dphy[0]: DPHY3
123 * dphy[1]: DPHY5
124 * dphy[2]: DPHY6
126 int *dphy;
127 bool mipi_enabled; /* flag whether mipi is enabled already */
128 int lane; /* lane number */
130 /* clock tree support */
131 struct clk *clk[NR_MCAM_CLK];
134 * Callbacks from the core to the platform code.
136 int (*plat_power_up) (struct mcam_camera *cam);
137 void (*plat_power_down) (struct mcam_camera *cam);
138 void (*calc_dphy) (struct mcam_camera *cam);
139 void (*ctlr_reset) (struct mcam_camera *cam);
142 * Everything below here is private to the mcam core and
143 * should not be touched by the platform code.
145 struct v4l2_device v4l2_dev;
146 struct v4l2_ctrl_handler ctrl_handler;
147 enum mcam_state state;
148 unsigned long flags; /* Buffer status, mainly (dev_lock) */
150 struct mcam_frame_state frame_state; /* Frame state counter */
152 * Subsystem structures.
154 struct video_device vdev;
155 struct v4l2_subdev *sensor;
156 unsigned short sensor_addr;
158 /* Videobuf2 stuff */
159 struct vb2_queue vb_queue;
160 struct list_head buffers; /* Available frames */
162 unsigned int nbufs; /* How many are alloc'd */
163 int next_buf; /* Next to consume (dev_lock) */
165 char bus_info[32]; /* querycap bus_info */
167 /* DMA buffers - vmalloc mode */
168 #ifdef MCAM_MODE_VMALLOC
169 unsigned int dma_buf_size; /* allocated size */
170 void *dma_bufs[MAX_DMA_BUFS]; /* Internal buffer addresses */
171 dma_addr_t dma_handles[MAX_DMA_BUFS]; /* Buffer bus addresses */
172 struct tasklet_struct s_tasklet;
173 #endif
174 unsigned int sequence; /* Frame sequence number */
175 unsigned int buf_seq[MAX_DMA_BUFS]; /* Sequence for individual bufs */
177 /* DMA buffers - DMA modes */
178 struct mcam_vb_buffer *vb_bufs[MAX_DMA_BUFS];
180 /* Mode-specific ops, set at open time */
181 void (*dma_setup)(struct mcam_camera *cam);
182 void (*frame_complete)(struct mcam_camera *cam, int frame);
184 /* Current operating parameters */
185 struct v4l2_pix_format pix_format;
186 u32 mbus_code;
188 /* Locks */
189 struct mutex s_mutex; /* Access to this structure */
194 * Register I/O functions. These are here because the platform code
195 * may legitimately need to mess with the register space.
198 * Device register I/O
200 static inline void mcam_reg_write(struct mcam_camera *cam, unsigned int reg,
201 unsigned int val)
203 iowrite32(val, cam->regs + reg);
206 static inline unsigned int mcam_reg_read(struct mcam_camera *cam,
207 unsigned int reg)
209 return ioread32(cam->regs + reg);
213 static inline void mcam_reg_write_mask(struct mcam_camera *cam, unsigned int reg,
214 unsigned int val, unsigned int mask)
216 unsigned int v = mcam_reg_read(cam, reg);
218 v = (v & ~mask) | (val & mask);
219 mcam_reg_write(cam, reg, v);
222 static inline void mcam_reg_clear_bit(struct mcam_camera *cam,
223 unsigned int reg, unsigned int val)
225 mcam_reg_write_mask(cam, reg, 0, val);
228 static inline void mcam_reg_set_bit(struct mcam_camera *cam,
229 unsigned int reg, unsigned int val)
231 mcam_reg_write_mask(cam, reg, val, val);
235 * Functions for use by platform code.
237 int mccic_register(struct mcam_camera *cam);
238 int mccic_irq(struct mcam_camera *cam, unsigned int irqs);
239 void mccic_shutdown(struct mcam_camera *cam);
240 #ifdef CONFIG_PM
241 void mccic_suspend(struct mcam_camera *cam);
242 int mccic_resume(struct mcam_camera *cam);
243 #endif
246 * Register definitions for the m88alp01 camera interface. Offsets in bytes
247 * as given in the spec.
249 #define REG_Y0BAR 0x00
250 #define REG_Y1BAR 0x04
251 #define REG_Y2BAR 0x08
252 #define REG_U0BAR 0x0c
253 #define REG_U1BAR 0x10
254 #define REG_U2BAR 0x14
255 #define REG_V0BAR 0x18
256 #define REG_V1BAR 0x1C
257 #define REG_V2BAR 0x20
260 * register definitions for MIPI support
262 #define REG_CSI2_CTRL0 0x100
263 #define CSI2_C0_MIPI_EN (0x1 << 0)
264 #define CSI2_C0_ACT_LANE(n) ((n-1) << 1)
265 #define REG_CSI2_DPHY3 0x12c
266 #define REG_CSI2_DPHY5 0x134
267 #define REG_CSI2_DPHY6 0x138
269 /* ... */
271 #define REG_IMGPITCH 0x24 /* Image pitch register */
272 #define IMGP_YP_SHFT 2 /* Y pitch params */
273 #define IMGP_YP_MASK 0x00003ffc /* Y pitch field */
274 #define IMGP_UVP_SHFT 18 /* UV pitch (planar) */
275 #define IMGP_UVP_MASK 0x3ffc0000
276 #define REG_IRQSTATRAW 0x28 /* RAW IRQ Status */
277 #define IRQ_EOF0 0x00000001 /* End of frame 0 */
278 #define IRQ_EOF1 0x00000002 /* End of frame 1 */
279 #define IRQ_EOF2 0x00000004 /* End of frame 2 */
280 #define IRQ_SOF0 0x00000008 /* Start of frame 0 */
281 #define IRQ_SOF1 0x00000010 /* Start of frame 1 */
282 #define IRQ_SOF2 0x00000020 /* Start of frame 2 */
283 #define IRQ_OVERFLOW 0x00000040 /* FIFO overflow */
284 #define IRQ_TWSIW 0x00010000 /* TWSI (smbus) write */
285 #define IRQ_TWSIR 0x00020000 /* TWSI read */
286 #define IRQ_TWSIE 0x00040000 /* TWSI error */
287 #define TWSIIRQS (IRQ_TWSIW|IRQ_TWSIR|IRQ_TWSIE)
288 #define FRAMEIRQS (IRQ_EOF0|IRQ_EOF1|IRQ_EOF2|IRQ_SOF0|IRQ_SOF1|IRQ_SOF2)
289 #define ALLIRQS (TWSIIRQS|FRAMEIRQS|IRQ_OVERFLOW)
290 #define REG_IRQMASK 0x2c /* IRQ mask - same bits as IRQSTAT */
291 #define REG_IRQSTAT 0x30 /* IRQ status / clear */
293 #define REG_IMGSIZE 0x34 /* Image size */
294 #define IMGSZ_V_MASK 0x1fff0000
295 #define IMGSZ_V_SHIFT 16
296 #define IMGSZ_H_MASK 0x00003fff
297 #define REG_IMGOFFSET 0x38 /* IMage offset */
299 #define REG_CTRL0 0x3c /* Control 0 */
300 #define C0_ENABLE 0x00000001 /* Makes the whole thing go */
302 /* Mask for all the format bits */
303 #define C0_DF_MASK 0x00fffffc /* Bits 2-23 */
305 /* RGB ordering */
306 #define C0_RGB4_RGBX 0x00000000
307 #define C0_RGB4_XRGB 0x00000004
308 #define C0_RGB4_BGRX 0x00000008
309 #define C0_RGB4_XBGR 0x0000000c
310 #define C0_RGB5_RGGB 0x00000000
311 #define C0_RGB5_GRBG 0x00000004
312 #define C0_RGB5_GBRG 0x00000008
313 #define C0_RGB5_BGGR 0x0000000c
315 /* Spec has two fields for DIN and DOUT, but they must match, so
316 combine them here. */
317 #define C0_DF_YUV 0x00000000 /* Data is YUV */
318 #define C0_DF_RGB 0x000000a0 /* ... RGB */
319 #define C0_DF_BAYER 0x00000140 /* ... Bayer */
320 /* 8-8-8 must be missing from the below - ask */
321 #define C0_RGBF_565 0x00000000
322 #define C0_RGBF_444 0x00000800
323 #define C0_RGB_BGR 0x00001000 /* Blue comes first */
324 #define C0_YUV_PLANAR 0x00000000 /* YUV 422 planar format */
325 #define C0_YUV_PACKED 0x00008000 /* YUV 422 packed */
326 #define C0_YUV_420PL 0x0000a000 /* YUV 420 planar */
327 /* Think that 420 packed must be 111 - ask */
328 #define C0_YUVE_YUYV 0x00000000 /* Y1CbY0Cr */
329 #define C0_YUVE_YVYU 0x00010000 /* Y1CrY0Cb */
330 #define C0_YUVE_VYUY 0x00020000 /* CrY1CbY0 */
331 #define C0_YUVE_UYVY 0x00030000 /* CbY1CrY0 */
332 #define C0_YUVE_NOSWAP 0x00000000 /* no bytes swapping */
333 #define C0_YUVE_SWAP13 0x00010000 /* swap byte 1 and 3 */
334 #define C0_YUVE_SWAP24 0x00020000 /* swap byte 2 and 4 */
335 #define C0_YUVE_SWAP1324 0x00030000 /* swap bytes 1&3 and 2&4 */
336 /* Bayer bits 18,19 if needed */
337 #define C0_EOF_VSYNC 0x00400000 /* Generate EOF by VSYNC */
338 #define C0_VEDGE_CTRL 0x00800000 /* Detect falling edge of VSYNC */
339 #define C0_HPOL_LOW 0x01000000 /* HSYNC polarity active low */
340 #define C0_VPOL_LOW 0x02000000 /* VSYNC polarity active low */
341 #define C0_VCLK_LOW 0x04000000 /* VCLK on falling edge */
342 #define C0_DOWNSCALE 0x08000000 /* Enable downscaler */
343 /* SIFMODE */
344 #define C0_SIF_HVSYNC 0x00000000 /* Use H/VSYNC */
345 #define C0_SOF_NOSYNC 0x40000000 /* Use inband active signaling */
346 #define C0_SIFM_MASK 0xc0000000 /* SIF mode bits */
348 /* Bits below C1_444ALPHA are not present in Cafe */
349 #define REG_CTRL1 0x40 /* Control 1 */
350 #define C1_CLKGATE 0x00000001 /* Sensor clock gate */
351 #define C1_DESC_ENA 0x00000100 /* DMA descriptor enable */
352 #define C1_DESC_3WORD 0x00000200 /* Three-word descriptors used */
353 #define C1_444ALPHA 0x00f00000 /* Alpha field in RGB444 */
354 #define C1_ALPHA_SHFT 20
355 #define C1_DMAB32 0x00000000 /* 32-byte DMA burst */
356 #define C1_DMAB16 0x02000000 /* 16-byte DMA burst */
357 #define C1_DMAB64 0x04000000 /* 64-byte DMA burst */
358 #define C1_DMAB_MASK 0x06000000
359 #define C1_TWOBUFS 0x08000000 /* Use only two DMA buffers */
360 #define C1_PWRDWN 0x10000000 /* Power down */
362 #define REG_CLKCTRL 0x88 /* Clock control */
363 #define CLK_DIV_MASK 0x0000ffff /* Upper bits RW "reserved" */
365 /* This appears to be a Cafe-only register */
366 #define REG_UBAR 0xc4 /* Upper base address register */
368 /* Armada 610 DMA descriptor registers */
369 #define REG_DMA_DESC_Y 0x200
370 #define REG_DMA_DESC_U 0x204
371 #define REG_DMA_DESC_V 0x208
372 #define REG_DESC_LEN_Y 0x20c /* Lengths are in bytes */
373 #define REG_DESC_LEN_U 0x210
374 #define REG_DESC_LEN_V 0x214
377 * Useful stuff that probably belongs somewhere global.
379 #define VGA_WIDTH 640
380 #define VGA_HEIGHT 480
382 #endif /* _MCAM_CORE_H */