Input: xpad - add support for Xbox1 PDP Camo series gamepad
[linux/fpc-iii.git] / drivers / media / platform / vsp1 / vsp1_pipe.c
blob756ca4ea766853efc8f0c88cebd4c38622303311
1 /*
2 * vsp1_pipe.c -- R-Car VSP1 Pipeline
4 * Copyright (C) 2013-2015 Renesas Electronics Corporation
6 * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com)
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
14 #include <linux/delay.h>
15 #include <linux/list.h>
16 #include <linux/sched.h>
17 #include <linux/wait.h>
19 #include <media/media-entity.h>
20 #include <media/v4l2-subdev.h>
22 #include "vsp1.h"
23 #include "vsp1_bru.h"
24 #include "vsp1_dl.h"
25 #include "vsp1_entity.h"
26 #include "vsp1_pipe.h"
27 #include "vsp1_rwpf.h"
28 #include "vsp1_uds.h"
30 /* -----------------------------------------------------------------------------
31 * Helper Functions
34 static const struct vsp1_format_info vsp1_video_formats[] = {
35 { V4L2_PIX_FMT_RGB332, MEDIA_BUS_FMT_ARGB8888_1X32,
36 VI6_FMT_RGB_332, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
37 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
38 1, { 8, 0, 0 }, false, false, 1, 1, false },
39 { V4L2_PIX_FMT_ARGB444, MEDIA_BUS_FMT_ARGB8888_1X32,
40 VI6_FMT_ARGB_4444, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
41 VI6_RPF_DSWAP_P_WDS,
42 1, { 16, 0, 0 }, false, false, 1, 1, true },
43 { V4L2_PIX_FMT_XRGB444, MEDIA_BUS_FMT_ARGB8888_1X32,
44 VI6_FMT_XRGB_4444, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
45 VI6_RPF_DSWAP_P_WDS,
46 1, { 16, 0, 0 }, false, false, 1, 1, false },
47 { V4L2_PIX_FMT_ARGB555, MEDIA_BUS_FMT_ARGB8888_1X32,
48 VI6_FMT_ARGB_1555, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
49 VI6_RPF_DSWAP_P_WDS,
50 1, { 16, 0, 0 }, false, false, 1, 1, true },
51 { V4L2_PIX_FMT_XRGB555, MEDIA_BUS_FMT_ARGB8888_1X32,
52 VI6_FMT_XRGB_1555, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
53 VI6_RPF_DSWAP_P_WDS,
54 1, { 16, 0, 0 }, false, false, 1, 1, false },
55 { V4L2_PIX_FMT_RGB565, MEDIA_BUS_FMT_ARGB8888_1X32,
56 VI6_FMT_RGB_565, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
57 VI6_RPF_DSWAP_P_WDS,
58 1, { 16, 0, 0 }, false, false, 1, 1, false },
59 { V4L2_PIX_FMT_BGR24, MEDIA_BUS_FMT_ARGB8888_1X32,
60 VI6_FMT_BGR_888, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
61 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
62 1, { 24, 0, 0 }, false, false, 1, 1, false },
63 { V4L2_PIX_FMT_RGB24, MEDIA_BUS_FMT_ARGB8888_1X32,
64 VI6_FMT_RGB_888, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
65 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
66 1, { 24, 0, 0 }, false, false, 1, 1, false },
67 { V4L2_PIX_FMT_ABGR32, MEDIA_BUS_FMT_ARGB8888_1X32,
68 VI6_FMT_ARGB_8888, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS,
69 1, { 32, 0, 0 }, false, false, 1, 1, true },
70 { V4L2_PIX_FMT_XBGR32, MEDIA_BUS_FMT_ARGB8888_1X32,
71 VI6_FMT_ARGB_8888, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS,
72 1, { 32, 0, 0 }, false, false, 1, 1, false },
73 { V4L2_PIX_FMT_ARGB32, MEDIA_BUS_FMT_ARGB8888_1X32,
74 VI6_FMT_ARGB_8888, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
75 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
76 1, { 32, 0, 0 }, false, false, 1, 1, true },
77 { V4L2_PIX_FMT_XRGB32, MEDIA_BUS_FMT_ARGB8888_1X32,
78 VI6_FMT_ARGB_8888, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
79 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
80 1, { 32, 0, 0 }, false, false, 1, 1, false },
81 { V4L2_PIX_FMT_UYVY, MEDIA_BUS_FMT_AYUV8_1X32,
82 VI6_FMT_YUYV_422, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
83 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
84 1, { 16, 0, 0 }, false, false, 2, 1, false },
85 { V4L2_PIX_FMT_VYUY, MEDIA_BUS_FMT_AYUV8_1X32,
86 VI6_FMT_YUYV_422, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
87 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
88 1, { 16, 0, 0 }, false, true, 2, 1, false },
89 { V4L2_PIX_FMT_YUYV, MEDIA_BUS_FMT_AYUV8_1X32,
90 VI6_FMT_YUYV_422, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
91 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
92 1, { 16, 0, 0 }, true, false, 2, 1, false },
93 { V4L2_PIX_FMT_YVYU, MEDIA_BUS_FMT_AYUV8_1X32,
94 VI6_FMT_YUYV_422, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
95 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
96 1, { 16, 0, 0 }, true, true, 2, 1, false },
97 { V4L2_PIX_FMT_NV12M, MEDIA_BUS_FMT_AYUV8_1X32,
98 VI6_FMT_Y_UV_420, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
99 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
100 2, { 8, 16, 0 }, false, false, 2, 2, false },
101 { V4L2_PIX_FMT_NV21M, MEDIA_BUS_FMT_AYUV8_1X32,
102 VI6_FMT_Y_UV_420, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
103 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
104 2, { 8, 16, 0 }, false, true, 2, 2, false },
105 { V4L2_PIX_FMT_NV16M, MEDIA_BUS_FMT_AYUV8_1X32,
106 VI6_FMT_Y_UV_422, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
107 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
108 2, { 8, 16, 0 }, false, false, 2, 1, false },
109 { V4L2_PIX_FMT_NV61M, MEDIA_BUS_FMT_AYUV8_1X32,
110 VI6_FMT_Y_UV_422, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
111 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
112 2, { 8, 16, 0 }, false, true, 2, 1, false },
113 { V4L2_PIX_FMT_YUV420M, MEDIA_BUS_FMT_AYUV8_1X32,
114 VI6_FMT_Y_U_V_420, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
115 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
116 3, { 8, 8, 8 }, false, false, 2, 2, false },
117 { V4L2_PIX_FMT_YVU420M, MEDIA_BUS_FMT_AYUV8_1X32,
118 VI6_FMT_Y_U_V_420, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
119 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
120 3, { 8, 8, 8 }, false, true, 2, 2, false },
121 { V4L2_PIX_FMT_YUV422M, MEDIA_BUS_FMT_AYUV8_1X32,
122 VI6_FMT_Y_U_V_422, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
123 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
124 3, { 8, 8, 8 }, false, false, 2, 1, false },
125 { V4L2_PIX_FMT_YVU422M, MEDIA_BUS_FMT_AYUV8_1X32,
126 VI6_FMT_Y_U_V_422, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
127 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
128 3, { 8, 8, 8 }, false, true, 2, 1, false },
129 { V4L2_PIX_FMT_YUV444M, MEDIA_BUS_FMT_AYUV8_1X32,
130 VI6_FMT_Y_U_V_444, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
131 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
132 3, { 8, 8, 8 }, false, false, 1, 1, false },
133 { V4L2_PIX_FMT_YVU444M, MEDIA_BUS_FMT_AYUV8_1X32,
134 VI6_FMT_Y_U_V_444, VI6_RPF_DSWAP_P_LLS | VI6_RPF_DSWAP_P_LWS |
135 VI6_RPF_DSWAP_P_WDS | VI6_RPF_DSWAP_P_BTS,
136 3, { 8, 8, 8 }, false, true, 1, 1, false },
140 * vsp1_get_format_info - Retrieve format information for a 4CC
141 * @vsp1: the VSP1 device
142 * @fourcc: the format 4CC
144 * Return a pointer to the format information structure corresponding to the
145 * given V4L2 format 4CC, or NULL if no corresponding format can be found.
147 const struct vsp1_format_info *vsp1_get_format_info(struct vsp1_device *vsp1,
148 u32 fourcc)
150 unsigned int i;
152 /* Special case, the VYUY format is supported on Gen2 only. */
153 if (vsp1->info->gen != 2 && fourcc == V4L2_PIX_FMT_VYUY)
154 return NULL;
156 for (i = 0; i < ARRAY_SIZE(vsp1_video_formats); ++i) {
157 const struct vsp1_format_info *info = &vsp1_video_formats[i];
159 if (info->fourcc == fourcc)
160 return info;
163 return NULL;
166 /* -----------------------------------------------------------------------------
167 * Pipeline Management
170 void vsp1_pipeline_reset(struct vsp1_pipeline *pipe)
172 unsigned int i;
174 if (pipe->bru) {
175 struct vsp1_bru *bru = to_bru(&pipe->bru->subdev);
177 for (i = 0; i < ARRAY_SIZE(bru->inputs); ++i)
178 bru->inputs[i].rpf = NULL;
181 for (i = 0; i < ARRAY_SIZE(pipe->inputs); ++i) {
182 if (pipe->inputs[i]) {
183 pipe->inputs[i]->pipe = NULL;
184 pipe->inputs[i] = NULL;
188 if (pipe->output) {
189 pipe->output->pipe = NULL;
190 pipe->output = NULL;
193 INIT_LIST_HEAD(&pipe->entities);
194 pipe->state = VSP1_PIPELINE_STOPPED;
195 pipe->buffers_ready = 0;
196 pipe->num_inputs = 0;
197 pipe->bru = NULL;
198 pipe->lif = NULL;
199 pipe->uds = NULL;
202 void vsp1_pipeline_init(struct vsp1_pipeline *pipe)
204 mutex_init(&pipe->lock);
205 spin_lock_init(&pipe->irqlock);
206 init_waitqueue_head(&pipe->wq);
207 kref_init(&pipe->kref);
209 INIT_LIST_HEAD(&pipe->entities);
210 pipe->state = VSP1_PIPELINE_STOPPED;
213 /* Must be called with the pipe irqlock held. */
214 void vsp1_pipeline_run(struct vsp1_pipeline *pipe)
216 struct vsp1_device *vsp1 = pipe->output->entity.vsp1;
218 if (pipe->state == VSP1_PIPELINE_STOPPED) {
219 vsp1_write(vsp1, VI6_CMD(pipe->output->entity.index),
220 VI6_CMD_STRCMD);
221 pipe->state = VSP1_PIPELINE_RUNNING;
224 pipe->buffers_ready = 0;
227 bool vsp1_pipeline_stopped(struct vsp1_pipeline *pipe)
229 unsigned long flags;
230 bool stopped;
232 spin_lock_irqsave(&pipe->irqlock, flags);
233 stopped = pipe->state == VSP1_PIPELINE_STOPPED;
234 spin_unlock_irqrestore(&pipe->irqlock, flags);
236 return stopped;
239 int vsp1_pipeline_stop(struct vsp1_pipeline *pipe)
241 struct vsp1_entity *entity;
242 unsigned long flags;
243 int ret;
245 if (pipe->lif) {
246 /* When using display lists in continuous frame mode the only
247 * way to stop the pipeline is to reset the hardware.
249 ret = vsp1_reset_wpf(pipe->output->entity.vsp1,
250 pipe->output->entity.index);
251 if (ret == 0) {
252 spin_lock_irqsave(&pipe->irqlock, flags);
253 pipe->state = VSP1_PIPELINE_STOPPED;
254 spin_unlock_irqrestore(&pipe->irqlock, flags);
256 } else {
257 /* Otherwise just request a stop and wait. */
258 spin_lock_irqsave(&pipe->irqlock, flags);
259 if (pipe->state == VSP1_PIPELINE_RUNNING)
260 pipe->state = VSP1_PIPELINE_STOPPING;
261 spin_unlock_irqrestore(&pipe->irqlock, flags);
263 ret = wait_event_timeout(pipe->wq, vsp1_pipeline_stopped(pipe),
264 msecs_to_jiffies(500));
265 ret = ret == 0 ? -ETIMEDOUT : 0;
268 list_for_each_entry(entity, &pipe->entities, list_pipe) {
269 if (entity->route && entity->route->reg)
270 vsp1_write(entity->vsp1, entity->route->reg,
271 VI6_DPR_NODE_UNUSED);
274 v4l2_subdev_call(&pipe->output->entity.subdev, video, s_stream, 0);
276 return ret;
279 bool vsp1_pipeline_ready(struct vsp1_pipeline *pipe)
281 unsigned int mask;
283 mask = ((1 << pipe->num_inputs) - 1) << 1;
284 if (!pipe->lif)
285 mask |= 1 << 0;
287 return pipe->buffers_ready == mask;
290 void vsp1_pipeline_frame_end(struct vsp1_pipeline *pipe)
292 if (pipe == NULL)
293 return;
295 vsp1_dlm_irq_frame_end(pipe->output->dlm);
297 if (pipe->frame_end)
298 pipe->frame_end(pipe);
300 pipe->sequence++;
304 * Propagate the alpha value through the pipeline.
306 * As the UDS has restricted scaling capabilities when the alpha component needs
307 * to be scaled, we disable alpha scaling when the UDS input has a fixed alpha
308 * value. The UDS then outputs a fixed alpha value which needs to be programmed
309 * from the input RPF alpha.
311 void vsp1_pipeline_propagate_alpha(struct vsp1_pipeline *pipe,
312 struct vsp1_dl_list *dl, unsigned int alpha)
314 if (!pipe->uds)
315 return;
317 /* The BRU background color has a fixed alpha value set to 255, the
318 * output alpha value is thus always equal to 255.
320 if (pipe->uds_input->type == VSP1_ENTITY_BRU)
321 alpha = 255;
323 vsp1_uds_set_alpha(pipe->uds, dl, alpha);
326 void vsp1_pipelines_suspend(struct vsp1_device *vsp1)
328 unsigned long flags;
329 unsigned int i;
330 int ret;
332 /* To avoid increasing the system suspend time needlessly, loop over the
333 * pipelines twice, first to set them all to the stopping state, and
334 * then to wait for the stop to complete.
336 for (i = 0; i < vsp1->info->wpf_count; ++i) {
337 struct vsp1_rwpf *wpf = vsp1->wpf[i];
338 struct vsp1_pipeline *pipe;
340 if (wpf == NULL)
341 continue;
343 pipe = wpf->pipe;
344 if (pipe == NULL)
345 continue;
347 spin_lock_irqsave(&pipe->irqlock, flags);
348 if (pipe->state == VSP1_PIPELINE_RUNNING)
349 pipe->state = VSP1_PIPELINE_STOPPING;
350 spin_unlock_irqrestore(&pipe->irqlock, flags);
353 for (i = 0; i < vsp1->info->wpf_count; ++i) {
354 struct vsp1_rwpf *wpf = vsp1->wpf[i];
355 struct vsp1_pipeline *pipe;
357 if (wpf == NULL)
358 continue;
360 pipe = wpf->pipe;
361 if (pipe == NULL)
362 continue;
364 ret = wait_event_timeout(pipe->wq, vsp1_pipeline_stopped(pipe),
365 msecs_to_jiffies(500));
366 if (ret == 0)
367 dev_warn(vsp1->dev, "pipeline %u stop timeout\n",
368 wpf->entity.index);
372 void vsp1_pipelines_resume(struct vsp1_device *vsp1)
374 unsigned long flags;
375 unsigned int i;
377 /* Resume all running pipelines. */
378 for (i = 0; i < vsp1->info->wpf_count; ++i) {
379 struct vsp1_rwpf *wpf = vsp1->wpf[i];
380 struct vsp1_pipeline *pipe;
382 if (wpf == NULL)
383 continue;
385 pipe = wpf->pipe;
386 if (pipe == NULL)
387 continue;
389 spin_lock_irqsave(&pipe->irqlock, flags);
390 if (vsp1_pipeline_ready(pipe))
391 vsp1_pipeline_run(pipe);
392 spin_unlock_irqrestore(&pipe->irqlock, flags);