2 # Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
4 # This program is free software; you can redistribute it and/or modify
5 # it under the terms of the GNU General Public License version 2 as
6 # published by the Free Software Foundation.
12 select ARCH_HAS_PTE_SPECIAL
13 select ARCH_HAS_SYNC_DMA_FOR_CPU
14 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
15 select ARCH_HAS_SG_CHAIN
16 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
17 select BUILDTIME_EXTABLE_SORT
18 select CLONE_BACKWARDS
20 select DMA_NONCOHERENT_OPS
21 select DMA_NONCOHERENT_MMAP
22 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
23 select GENERIC_CLOCKEVENTS
24 select GENERIC_FIND_FIRST_BIT
25 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
26 select GENERIC_IRQ_SHOW
27 select GENERIC_PCI_IOMAP
28 select GENERIC_PENDING_IRQ if SMP
29 select GENERIC_SCHED_CLOCK
30 select GENERIC_SMP_IDLE_THREAD
32 select HAVE_ARCH_TRACEHOOK
33 select HAVE_DEBUG_STACKOVERFLOW
34 select HAVE_FUTEX_CMPXCHG if FUTEX
35 select HAVE_GENERIC_DMA_COHERENT
36 select HAVE_IOREMAP_PROT
37 select HAVE_KERNEL_GZIP
38 select HAVE_KERNEL_LZMA
40 select HAVE_KRETPROBES
42 select HAVE_MOD_ARCH_SPECIFIC
44 select HAVE_PERF_EVENTS
45 select HANDLE_DOMAIN_IRQ
47 select MODULES_USE_ELF_RELA
50 select OF_EARLY_FLATTREE
51 select OF_RESERVED_MEM
52 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
54 config ARCH_HAS_CACHE_LINE_SIZE
60 config TRACE_IRQFLAGS_SUPPORT
63 config LOCKDEP_SUPPORT
66 config SCHED_OMIT_FRAME_POINTER
72 config RWSEM_GENERIC_SPINLOCK
75 config ARCH_DISCONTIGMEM_ENABLE
78 config ARCH_FLATMEM_ENABLE
87 config GENERIC_CALIBRATE_DELAY
90 config GENERIC_HWEIGHT
93 config STACKTRACE_SUPPORT
97 config HAVE_ARCH_TRANSPARENT_HUGEPAGE
101 menu "ARC Architecture Configuration"
103 menu "ARC Platform/SoC/Board"
105 source "arch/arc/plat-tb10x/Kconfig"
106 source "arch/arc/plat-axs10x/Kconfig"
107 #New platform adds here
108 source "arch/arc/plat-eznps/Kconfig"
109 source "arch/arc/plat-hsdk/Kconfig"
114 prompt "ARC Instruction Set"
119 select CPU_NO_EFFICIENT_FFS
121 The original ARC ISA of ARC600/700 cores
125 select ARC_TIMERS_64BIT
127 ISA for the Next Generation ARC-HS cores
131 menu "ARC CPU Configuration"
135 default ARC_CPU_770 if ISA_ARCOMPACT
136 default ARC_CPU_HS if ISA_ARCV2
144 Support for ARC750 core
150 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
151 This core has a bunch of cool new features:
152 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
153 Shared Address Spaces (for sharing TLB entries in MMU)
154 -Caches: New Prog Model, Region Flush
155 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
163 Support for ARC HS38x Cores based on ARCv2 ISA
164 The notable features are:
165 - SMP configurations of upto 4 core with coherency
166 - Optional L2 Cache and IO-Coherency
167 - Revised Interrupt Architecture (multiple priorites, reg banks,
168 auto stack switch, auto regfile save/restore)
169 - MMUv4 (PIPT dcache, Huge Pages)
171 * 64bit load/store: LDD, STD
172 * Hardware assisted divide/remainder: DIV, REM
173 * Function prologue/epilogue: ENTER_S, LEAVE_S
174 * IRQ enable/disable: CLRI, SETI
175 * pop count: FFS, FLS
176 * SETcc, BMSKN, XBFU...
180 config CPU_BIG_ENDIAN
181 bool "Enable Big Endian Mode"
184 Build kernel for Big Endian Mode of ARC CPU
187 bool "Symmetric Multi-Processing"
189 select ARC_MCIP if ISA_ARCV2
191 This enables support for systems with more than one CPU.
196 int "Maximum number of CPUs (2-4096)"
200 config ARC_SMP_HALT_ON_RESET
201 bool "Enable Halt-on-reset boot mode"
203 In SMP configuration cores can be configured as Halt-on-reset
204 or they could all start at same time. For Halt-on-reset, non
205 masters are parked until Master kicks them so they can start of
206 at designated entry point. For other case, all jump to common
207 entry point and spin wait for Master's signal.
212 bool "ARConnect Multicore IP (MCIP) Support "
216 This IP block enables SMP in ARC-HS38 cores.
217 It provides for cross-core interrupts, multi-core debug
218 hardware semaphores, shared memory,....
221 bool "Enable Cache Support"
226 config ARC_CACHE_LINE_SHIFT
227 int "Cache Line Length (as power of 2)"
231 Starting with ARC700 4.9, Cache line length is configurable,
232 This option specifies "N", with Line-len = 2 power N
233 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
234 Linux only supports same line lengths for I and D caches.
236 config ARC_HAS_ICACHE
237 bool "Use Instruction Cache"
240 config ARC_HAS_DCACHE
241 bool "Use Data Cache"
244 config ARC_CACHE_PAGES
245 bool "Per Page Cache Control"
247 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
249 This can be used to over-ride the global I/D Cache Enable on a
250 per-page basis (but only for pages accessed via MMU such as
251 Kernel Virtual address or User Virtual Address)
252 TLB entries have a per-page Cache Enable Bit.
253 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
254 Global DISABLE + Per Page ENABLE won't work
256 config ARC_CACHE_VIPT_ALIASING
257 bool "Support VIPT Aliasing D$"
258 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
266 Single Cycle RAMS to store Fast Path Code
270 int "ICCM Size in KB"
272 depends on ARC_HAS_ICCM
277 Single Cycle RAMS to store Fast Path Data
281 int "DCCM Size in KB"
283 depends on ARC_HAS_DCCM
286 hex "DCCM map address"
288 depends on ARC_HAS_DCCM
292 default ARC_MMU_V3 if ARC_CPU_770
293 default ARC_MMU_V2 if ARC_CPU_750D
294 default ARC_MMU_V4 if ARC_CPU_HS
306 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
307 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
311 depends on ARC_CPU_770
313 Introduced with ARC700 4.10: New Features
314 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
315 Shared Address Spaces (SASID)
327 prompt "MMU Page Size"
328 default ARC_PAGE_SIZE_8K
330 config ARC_PAGE_SIZE_8K
333 Choose between 8k vs 16k
335 config ARC_PAGE_SIZE_16K
337 depends on ARC_MMU_V3 || ARC_MMU_V4
339 config ARC_PAGE_SIZE_4K
341 depends on ARC_MMU_V3 || ARC_MMU_V4
346 prompt "MMU Super Page Size"
347 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
348 default ARC_HUGEPAGE_2M
350 config ARC_HUGEPAGE_2M
353 config ARC_HUGEPAGE_16M
359 int "Maximum NUMA Nodes (as a power of 2)"
360 default "0" if !DISCONTIGMEM
361 default "1" if DISCONTIGMEM
362 depends on NEED_MULTIPLE_NODES
364 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
369 config ARC_COMPACT_IRQ_LEVELS
370 bool "Setup Timer IRQ as high Priority"
372 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
375 config ARC_FPU_SAVE_RESTORE
376 bool "Enable FPU state persistence across context switch"
379 Double Precision Floating Point unit had dedicated regs which
380 need to be saved/restored across context-switch.
381 Note that ARC FPU is overly simplistic, unlike say x86, which has
382 hardware pieces to allow software to conditionally save/restore,
383 based on actual usage of FPU by a task. Thus our implemn does
384 this for all tasks in system.
392 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
394 depends on !ARC_CANT_LLSC
397 bool "Insn: SWAPE (endian-swap)"
403 bool "Insn: 64bit LDD/STD"
405 Enable gcc to generate 64-bit load/store instructions
406 ISA mandates even/odd registers to allow encoding of two
407 dest operands with 2 possible source operands.
410 config ARC_HAS_DIV_REM
411 bool "Insn: div, divu, rem, remu"
414 config ARC_HAS_ACCL_REGS
415 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6)"
418 Depending on the configuration, CPU can contain accumulator reg-pair
419 (also referred to as r58:r59). These can also be used by gcc as GPR so
420 kernel needs to save/restore per process
422 config ARC_IRQ_NO_AUTOSAVE
423 bool "Disable hardware autosave regfile on interrupts"
426 On HS cores, taken interrupt auto saves the regfile on stack.
427 This is programmable and can be optionally disabled in which case
428 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
432 endmenu # "ARC CPU Configuration"
434 config LINUX_LINK_BASE
435 hex "Kernel link address"
438 ARC700 divides the 32 bit phy address space into two equal halves
439 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
440 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
441 Typically Linux kernel is linked at the start of untransalted addr,
442 hence the default value of 0x8zs.
443 However some customers have peripherals mapped at this addr, so
444 Linux needs to be scooted a bit.
445 If you don't know what the above means, leave this setting alone.
446 This needs to match memory start address specified in Device Tree
448 config LINUX_RAM_BASE
449 hex "RAM base address"
450 default LINUX_LINK_BASE
452 By default Linux is linked at base of RAM. However in some special
453 cases (such as HSDK), Linux can't be linked at start of DDR, hence
457 bool "High Memory Support"
458 select ARCH_DISCONTIGMEM_ENABLE
460 With ARC 2G:2G address split, only upper 2G is directly addressable by
461 kernel. Enable this to potentially allow access to rest of 2G and PAE
465 bool "Support for the 40-bit Physical Address Extension"
469 select PHYS_ADDR_T_64BIT
471 Enable access to physical memory beyond 4G, only supported on
472 ARC cores with 40 bit Physical Addressing support
474 config ARC_KVADDR_SIZE
475 int "Kernel Virtual Address Space size (MB)"
479 The kernel address space is carved out of 256MB of translated address
480 space for catering to vmalloc, modules, pkmap, fixmap. This however may
481 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
482 this to be stretched to 512 MB (by extending into the reserved
485 config ARC_CURR_IN_REG
486 bool "Dedicate Register r25 for current_task pointer"
489 This reserved Register R25 to point to Current Task in
490 kernel mode. This saves memory access for each such access
493 config ARC_EMUL_UNALIGNED
494 bool "Emulate unaligned memory access (userspace only)"
495 select SYSCTL_ARCH_UNALIGN_NO_WARN
496 select SYSCTL_ARCH_UNALIGN_ALLOW
497 depends on ISA_ARCOMPACT
499 This enables misaligned 16 & 32 bit memory access from user space.
500 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
501 potential bugs in code
504 int "Timer Frequency"
507 config ARC_METAWARE_HLINK
508 bool "Support for Metaware debugger assisted Host access"
511 This options allows a Linux userland apps to directly access
512 host file system (open/creat/read/write etc) with help from
513 Metaware Debugger. This can come in handy for Linux-host communication
514 when there is no real usable peripheral such as EMAC.
522 config ARC_DW2_UNWIND
523 bool "Enable DWARF specific kernel stack unwind"
527 Compiles the kernel with DWARF unwind information and can be used
528 to get stack backtraces.
530 If you say Y here the resulting kernel image will be slightly larger
531 but not slower, and it will give very useful debugging information.
532 If you don't debug the kernel, you can say N, but we may not be able
533 to solve problems without frame unwind information
535 config ARC_DBG_TLB_PARANOIA
536 bool "Paranoia Checks in Low Level TLB Handlers"
541 config ARC_BUILTIN_DTB_NAME
542 string "Built in DTB"
544 Set the name of the DTB to embed in the vmlinux binary
545 Leaving it blank selects the minimal "skeleton" dtb
547 endmenu # "ARC Architecture Configuration"
549 config FORCE_MAX_ZONEORDER
550 int "Maximum zone order"
551 default "12" if ARC_HUGEPAGE_16M
557 bool "PCI support" if MIGHT_HAVE_PCI
559 PCI is the name of a bus system, i.e., the way the CPU talks to
560 the other stuff inside your box. Find out if your board/platform
563 Note: PCIe support for Synopsys Device will be available only
564 when HAPS DX is configured with PCIe RC bitmap. If you have PCI,
570 source "drivers/pci/Kconfig"
574 source "kernel/power/Kconfig"