mm: make wait_on_page_writeback() wait for multiple pending writebacks
[linux/fpc-iii.git] / arch / arm / mach-s3c / osiris.h
blobb6c9c5ed2ba70114236f2a3734dec5eade8155e7
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3 * Copyright 2005 Simtec Electronics
4 * http://www.simtec.co.uk/products/
5 * Ben Dooks <ben@simtec.co.uk>
7 * OSIRIS - CPLD control constants
8 * OSIRIS - Memory map definitions
9 */
11 #ifndef __MACH_S3C24XX_OSIRIS_H
12 #define __MACH_S3C24XX_OSIRIS_H __FILE__
14 /* CTRL0 - NAND WP control */
16 #define OSIRIS_CTRL0_NANDSEL (0x3)
17 #define OSIRIS_CTRL0_BOOT_INT (1<<3)
18 #define OSIRIS_CTRL0_PCMCIA (1<<4)
19 #define OSIRIS_CTRL0_FIX8 (1<<5)
20 #define OSIRIS_CTRL0_PCMCIA_nWAIT (1<<6)
21 #define OSIRIS_CTRL0_PCMCIA_nIOIS16 (1<<7)
23 #define OSIRIS_CTRL1_FIX8 (1<<0)
25 #define OSIRIS_ID_REVMASK (0x7)
27 /* start peripherals off after the S3C2410 */
29 #define OSIRIS_IOADDR(x) (S3C2410_ADDR((x) + 0x04000000))
31 #define OSIRIS_PA_CPLD (S3C2410_CS1 | (1<<26))
33 /* we put the CPLD registers next, to get them out of the way */
35 #define OSIRIS_VA_CTRL0 OSIRIS_IOADDR(0x00000000)
36 #define OSIRIS_PA_CTRL0 (OSIRIS_PA_CPLD)
38 #define OSIRIS_VA_CTRL1 OSIRIS_IOADDR(0x00100000)
39 #define OSIRIS_PA_CTRL1 (OSIRIS_PA_CPLD + (1<<23))
41 #define OSIRIS_VA_CTRL2 OSIRIS_IOADDR(0x00200000)
42 #define OSIRIS_PA_CTRL2 (OSIRIS_PA_CPLD + (2<<23))
44 #define OSIRIS_VA_CTRL3 OSIRIS_IOADDR(0x00300000)
45 #define OSIRIS_PA_CTRL3 (OSIRIS_PA_CPLD + (2<<23))
47 #define OSIRIS_VA_IDREG OSIRIS_IOADDR(0x00700000)
48 #define OSIRIS_PA_IDREG (OSIRIS_PA_CPLD + (7<<23))
50 #endif /* __MACH_S3C24XX_OSIRIS_H */