1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * linux/arch/arm/mm/proc-sa1100.S
5 * Copyright (C) 1997-2002 Russell King
6 * hacked for non-paged-MM by Hyok S. Choi, 2003.
8 * MMU functions for SA110
10 * These are the low level assembler for performing cache and TLB
11 * functions on the StrongARM-1100 and StrongARM-1110.
13 * Note that SA1100 and SA1110 share everything but their name and CPU ID.
15 * 12-jun-2000, Erik Mouw (J.A.K.Mouw@its.tudelft.nl):
16 * Flush the read buffer at context switches
18 #include <linux/linkage.h>
19 #include <linux/init.h>
20 #include <linux/pgtable.h>
21 #include <asm/assembler.h>
22 #include <asm/asm-offsets.h>
23 #include <asm/hwcap.h>
24 #include <mach/hardware.h>
25 #include <asm/pgtable-hwdef.h>
27 #include "proc-macros.S"
30 * the cache line size of the I and D cache
32 #define DCACHELINESIZE 32
37 * cpu_sa1100_proc_init()
39 ENTRY(cpu_sa1100_proc_init)
41 mcr p15, 0, r0, c15, c1, 2 @ Enable clock switching
42 mcr p15, 0, r0, c9, c0, 5 @ Allow read-buffer operations from userland
46 * cpu_sa1100_proc_fin()
48 * Prepare the CPU for reset:
49 * - Disable interrupts
50 * - Clean and turn off caches.
52 ENTRY(cpu_sa1100_proc_fin)
53 mcr p15, 0, ip, c15, c2, 2 @ Disable clock switching
54 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
55 bic r0, r0, #0x1000 @ ...i............
56 bic r0, r0, #0x000e @ ............wca.
57 mcr p15, 0, r0, c1, c0, 0 @ disable caches
61 * cpu_sa1100_reset(loc)
63 * Perform a soft reset of the system. Put the CPU into the
64 * same state as it would be if it had been reset, and branch
65 * to what would be the reset vector.
67 * loc: location to jump to for soft reset
70 .pushsection .idmap.text, "ax"
71 ENTRY(cpu_sa1100_reset)
73 mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
74 mcr p15, 0, ip, c7, c10, 4 @ drain WB
76 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
78 mrc p15, 0, ip, c1, c0, 0 @ ctrl register
79 bic ip, ip, #0x000f @ ............wcam
80 bic ip, ip, #0x1100 @ ...i...s........
81 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
83 ENDPROC(cpu_sa1100_reset)
87 * cpu_sa1100_do_idle(type)
89 * Cause the processor to idle
94 * 2 = switch to slow processor clock
95 * 3 = switch to fast processor clock
98 ENTRY(cpu_sa1100_do_idle)
99 mov r0, r0 @ 4 nop padding
102 mov r0, r0 @ 4 nop padding
106 ldr r1, =UNCACHEABLE_ADDR @ ptr to uncacheable address
107 @ --- aligned to a cache line
108 mcr p15, 0, r0, c15, c2, 2 @ disable clock switching
109 ldr r1, [r1, #0] @ force switch to MCLK
110 mcr p15, 0, r0, c15, c8, 2 @ wait for interrupt
112 mcr p15, 0, r0, c15, c1, 2 @ enable clock switching
115 /* ================================= CACHE ================================ */
118 * cpu_sa1100_dcache_clean_area(addr,sz)
120 * Clean the specified entry of any caches such that the MMU
121 * translation fetches will obtain correct data.
123 * addr: cache-unaligned virtual address
126 ENTRY(cpu_sa1100_dcache_clean_area)
127 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
128 add r0, r0, #DCACHELINESIZE
129 subs r1, r1, #DCACHELINESIZE
133 /* =============================== PageTable ============================== */
136 * cpu_sa1100_switch_mm(pgd)
138 * Set the translation base pointer to be as described by pgd.
140 * pgd: new page tables
143 ENTRY(cpu_sa1100_switch_mm)
146 bl v4wb_flush_kern_cache_all @ clears IP
147 mcr p15, 0, ip, c9, c0, 0 @ invalidate RB
148 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
149 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
156 * cpu_sa1100_set_pte_ext(ptep, pte, ext)
158 * Set a PTE and flush it out
161 ENTRY(cpu_sa1100_set_pte_ext)
163 armv3_set_pte_ext wc_disable=0
165 mcr p15, 0, r0, c7, c10, 1 @ clean D entry
166 mcr p15, 0, r0, c7, c10, 4 @ drain WB
170 .globl cpu_sa1100_suspend_size
171 .equ cpu_sa1100_suspend_size, 4 * 3
172 #ifdef CONFIG_ARM_CPU_SUSPEND
173 ENTRY(cpu_sa1100_do_suspend)
174 stmfd sp!, {r4 - r6, lr}
175 mrc p15, 0, r4, c3, c0, 0 @ domain ID
176 mrc p15, 0, r5, c13, c0, 0 @ PID
177 mrc p15, 0, r6, c1, c0, 0 @ control reg
178 stmia r0, {r4 - r6} @ store cp regs
179 ldmfd sp!, {r4 - r6, pc}
180 ENDPROC(cpu_sa1100_do_suspend)
182 ENTRY(cpu_sa1100_do_resume)
183 ldmia r0, {r4 - r6} @ load cp regs
185 mcr p15, 0, ip, c8, c7, 0 @ flush I+D TLBs
186 mcr p15, 0, ip, c7, c7, 0 @ flush I&D cache
187 mcr p15, 0, ip, c9, c0, 0 @ invalidate RB
188 mcr p15, 0, ip, c9, c0, 5 @ allow user space to use RB
190 mcr p15, 0, r4, c3, c0, 0 @ domain ID
191 mcr p15, 0, r1, c2, c0, 0 @ translation table base addr
192 mcr p15, 0, r5, c13, c0, 0 @ PID
193 mov r0, r6 @ control register
195 ENDPROC(cpu_sa1100_do_resume)
198 .type __sa1100_setup, #function
201 mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
202 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
204 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
208 mrc p15, 0, r0, c1, c0 @ get control register v4
212 .size __sa1100_setup, . - __sa1100_setup
216 * .RVI ZFRS BLDP WCAM
217 * ..11 0001 ..11 1101
220 .type sa1100_crval, #object
222 crval clear=0x00003f3f, mmuset=0x0000313d, ucset=0x00001130
227 * SA1100 and SA1110 share the same function calls
230 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
231 define_processor_functions sa1100, dabort=v4_early_abort, pabort=legacy_pabort, suspend=1
235 string cpu_arch_name, "armv4"
236 string cpu_elf_name, "v4"
237 string cpu_sa1100_name, "StrongARM-1100"
238 string cpu_sa1110_name, "StrongARM-1110"
242 .section ".proc.info.init", "a"
244 .macro sa1100_proc_info name:req, cpu_val:req, cpu_mask:req, cpu_name:req
245 .type __\name\()_proc_info,#object
246 __\name\()_proc_info:
249 .long PMD_TYPE_SECT | \
250 PMD_SECT_BUFFERABLE | \
251 PMD_SECT_CACHEABLE | \
252 PMD_SECT_AP_WRITE | \
254 .long PMD_TYPE_SECT | \
255 PMD_SECT_AP_WRITE | \
257 initfn __sa1100_setup, __\name\()_proc_info
260 .long HWCAP_SWP | HWCAP_HALF | HWCAP_26BIT | HWCAP_FAST_MULT
262 .long sa1100_processor_functions
266 .size __\name\()_proc_info, . - __\name\()_proc_info
269 sa1100_proc_info sa1100, 0x4401a110, 0xfffffff0, cpu_sa1100_name
270 sa1100_proc_info sa1110, 0x6901b110, 0xfffffff0, cpu_sa1110_name