2 * MOXA ART SoCs timer handling.
4 * Copyright (C) 2013 Jonas Jensen
6 * Jonas Jensen <jonas.jensen@gmail.com>
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
13 #include <linux/clk.h>
14 #include <linux/clockchips.h>
15 #include <linux/interrupt.h>
16 #include <linux/irq.h>
17 #include <linux/irqreturn.h>
19 #include <linux/of_address.h>
20 #include <linux/of_irq.h>
22 #include <linux/clocksource.h>
23 #include <linux/bitops.h>
24 #include <linux/slab.h>
26 #define TIMER1_BASE 0x00
27 #define TIMER2_BASE 0x10
28 #define TIMER3_BASE 0x20
30 #define REG_COUNT 0x0 /* writable */
32 #define REG_MATCH1 0x8
33 #define REG_MATCH2 0xC
36 #define TIMER_INTR_STATE 0x34
37 #define TIMER_INTR_MASK 0x38
40 * Moxart TIMER_CR flags:
42 * MOXART_CR_*_CLOCK 0: PCLK, 1: EXT1CLK
43 * MOXART_CR_*_INT overflow interrupt enable bit
45 #define MOXART_CR_1_ENABLE BIT(0)
46 #define MOXART_CR_1_CLOCK BIT(1)
47 #define MOXART_CR_1_INT BIT(2)
48 #define MOXART_CR_2_ENABLE BIT(3)
49 #define MOXART_CR_2_CLOCK BIT(4)
50 #define MOXART_CR_2_INT BIT(5)
51 #define MOXART_CR_3_ENABLE BIT(6)
52 #define MOXART_CR_3_CLOCK BIT(7)
53 #define MOXART_CR_3_INT BIT(8)
54 #define MOXART_CR_COUNT_UP BIT(9)
56 #define MOXART_TIMER1_ENABLE (MOXART_CR_2_ENABLE | MOXART_CR_1_ENABLE)
57 #define MOXART_TIMER1_DISABLE (MOXART_CR_2_ENABLE)
60 * The ASpeed variant of the IP block has a different layout
61 * for the control register
63 #define ASPEED_CR_1_ENABLE BIT(0)
64 #define ASPEED_CR_1_CLOCK BIT(1)
65 #define ASPEED_CR_1_INT BIT(2)
66 #define ASPEED_CR_2_ENABLE BIT(4)
67 #define ASPEED_CR_2_CLOCK BIT(5)
68 #define ASPEED_CR_2_INT BIT(6)
69 #define ASPEED_CR_3_ENABLE BIT(8)
70 #define ASPEED_CR_3_CLOCK BIT(9)
71 #define ASPEED_CR_3_INT BIT(10)
73 #define ASPEED_TIMER1_ENABLE (ASPEED_CR_2_ENABLE | ASPEED_CR_1_ENABLE)
74 #define ASPEED_TIMER1_DISABLE (ASPEED_CR_2_ENABLE)
78 unsigned int t1_disable_val
;
79 unsigned int t1_enable_val
;
80 unsigned int count_per_tick
;
81 struct clock_event_device clkevt
;
84 static inline struct moxart_timer
*to_moxart(struct clock_event_device
*evt
)
86 return container_of(evt
, struct moxart_timer
, clkevt
);
89 static inline void moxart_disable(struct clock_event_device
*evt
)
91 struct moxart_timer
*timer
= to_moxart(evt
);
93 writel(timer
->t1_disable_val
, timer
->base
+ TIMER_CR
);
96 static inline void moxart_enable(struct clock_event_device
*evt
)
98 struct moxart_timer
*timer
= to_moxart(evt
);
100 writel(timer
->t1_enable_val
, timer
->base
+ TIMER_CR
);
103 static int moxart_shutdown(struct clock_event_device
*evt
)
109 static int moxart_set_oneshot(struct clock_event_device
*evt
)
112 writel(~0, to_moxart(evt
)->base
+ TIMER1_BASE
+ REG_LOAD
);
116 static int moxart_set_periodic(struct clock_event_device
*evt
)
118 struct moxart_timer
*timer
= to_moxart(evt
);
121 writel(timer
->count_per_tick
, timer
->base
+ TIMER1_BASE
+ REG_LOAD
);
122 writel(0, timer
->base
+ TIMER1_BASE
+ REG_MATCH1
);
127 static int moxart_clkevt_next_event(unsigned long cycles
,
128 struct clock_event_device
*evt
)
130 struct moxart_timer
*timer
= to_moxart(evt
);
135 u
= readl(timer
->base
+ TIMER1_BASE
+ REG_COUNT
) - cycles
;
136 writel(u
, timer
->base
+ TIMER1_BASE
+ REG_MATCH1
);
143 static irqreturn_t
moxart_timer_interrupt(int irq
, void *dev_id
)
145 struct clock_event_device
*evt
= dev_id
;
146 evt
->event_handler(evt
);
150 static int __init
moxart_timer_init(struct device_node
*node
)
155 struct moxart_timer
*timer
;
157 timer
= kzalloc(sizeof(*timer
), GFP_KERNEL
);
161 timer
->base
= of_iomap(node
, 0);
163 pr_err("%s: of_iomap failed\n", node
->full_name
);
167 irq
= irq_of_parse_and_map(node
, 0);
169 pr_err("%s: irq_of_parse_and_map failed\n", node
->full_name
);
173 clk
= of_clk_get(node
, 0);
175 pr_err("%s: of_clk_get failed\n", node
->full_name
);
179 pclk
= clk_get_rate(clk
);
181 if (of_device_is_compatible(node
, "moxa,moxart-timer")) {
182 timer
->t1_enable_val
= MOXART_TIMER1_ENABLE
;
183 timer
->t1_disable_val
= MOXART_TIMER1_DISABLE
;
184 } else if (of_device_is_compatible(node
, "aspeed,ast2400-timer")) {
185 timer
->t1_enable_val
= ASPEED_TIMER1_ENABLE
;
186 timer
->t1_disable_val
= ASPEED_TIMER1_DISABLE
;
188 pr_err("%s: unknown platform\n", node
->full_name
);
192 timer
->count_per_tick
= DIV_ROUND_CLOSEST(pclk
, HZ
);
194 timer
->clkevt
.name
= node
->name
;
195 timer
->clkevt
.rating
= 200;
196 timer
->clkevt
.features
= CLOCK_EVT_FEAT_PERIODIC
|
197 CLOCK_EVT_FEAT_ONESHOT
;
198 timer
->clkevt
.set_state_shutdown
= moxart_shutdown
;
199 timer
->clkevt
.set_state_periodic
= moxart_set_periodic
;
200 timer
->clkevt
.set_state_oneshot
= moxart_set_oneshot
;
201 timer
->clkevt
.tick_resume
= moxart_set_oneshot
;
202 timer
->clkevt
.set_next_event
= moxart_clkevt_next_event
;
203 timer
->clkevt
.cpumask
= cpumask_of(0);
204 timer
->clkevt
.irq
= irq
;
206 ret
= clocksource_mmio_init(timer
->base
+ TIMER2_BASE
+ REG_COUNT
,
207 "moxart_timer", pclk
, 200, 32,
208 clocksource_mmio_readl_down
);
210 pr_err("%s: clocksource_mmio_init failed\n", node
->full_name
);
214 ret
= request_irq(irq
, moxart_timer_interrupt
, IRQF_TIMER
,
215 node
->name
, &timer
->clkevt
);
217 pr_err("%s: setup_irq failed\n", node
->full_name
);
221 /* Clear match registers */
222 writel(0, timer
->base
+ TIMER1_BASE
+ REG_MATCH1
);
223 writel(0, timer
->base
+ TIMER1_BASE
+ REG_MATCH2
);
224 writel(0, timer
->base
+ TIMER2_BASE
+ REG_MATCH1
);
225 writel(0, timer
->base
+ TIMER2_BASE
+ REG_MATCH2
);
228 * Start timer 2 rolling as our main wall clock source, keep timer 1
231 writel(0, timer
->base
+ TIMER_CR
);
232 writel(~0, timer
->base
+ TIMER2_BASE
+ REG_LOAD
);
233 writel(timer
->t1_disable_val
, timer
->base
+ TIMER_CR
);
236 * documentation is not publicly available:
237 * min_delta / max_delta obtained by trial-and-error,
238 * max_delta 0xfffffffe should be ok because count
239 * register size is u32
241 clockevents_config_and_register(&timer
->clkevt
, pclk
, 0x4, 0xfffffffe);
245 CLOCKSOURCE_OF_DECLARE(moxart
, "moxa,moxart-timer", moxart_timer_init
);
246 CLOCKSOURCE_OF_DECLARE(aspeed
, "aspeed,ast2400-timer", moxart_timer_init
);