1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __ASMARM_ARCH_TIMER_H
3 #define __ASMARM_ARCH_TIMER_H
5 #include <asm/barrier.h>
7 #include <linux/clocksource.h>
8 #include <linux/init.h>
9 #include <linux/types.h>
11 #include <clocksource/arm_arch_timer.h>
13 #ifdef CONFIG_ARM_ARCH_TIMER
14 int arch_timer_arch_init(void);
17 * These register accessors are marked inline so the compiler can
18 * nicely work out which register we want, and chuck away the rest of
19 * the code. At least it does so with a recent GCC (4.6.3).
21 static __always_inline
22 void arch_timer_reg_write_cp15(int access
, enum arch_timer_reg reg
, u32 val
)
24 if (access
== ARCH_TIMER_PHYS_ACCESS
) {
26 case ARCH_TIMER_REG_CTRL
:
27 asm volatile("mcr p15, 0, %0, c14, c2, 1" : : "r" (val
));
29 case ARCH_TIMER_REG_TVAL
:
30 asm volatile("mcr p15, 0, %0, c14, c2, 0" : : "r" (val
));
33 } else if (access
== ARCH_TIMER_VIRT_ACCESS
) {
35 case ARCH_TIMER_REG_CTRL
:
36 asm volatile("mcr p15, 0, %0, c14, c3, 1" : : "r" (val
));
38 case ARCH_TIMER_REG_TVAL
:
39 asm volatile("mcr p15, 0, %0, c14, c3, 0" : : "r" (val
));
47 static __always_inline
48 u32
arch_timer_reg_read_cp15(int access
, enum arch_timer_reg reg
)
52 if (access
== ARCH_TIMER_PHYS_ACCESS
) {
54 case ARCH_TIMER_REG_CTRL
:
55 asm volatile("mrc p15, 0, %0, c14, c2, 1" : "=r" (val
));
57 case ARCH_TIMER_REG_TVAL
:
58 asm volatile("mrc p15, 0, %0, c14, c2, 0" : "=r" (val
));
61 } else if (access
== ARCH_TIMER_VIRT_ACCESS
) {
63 case ARCH_TIMER_REG_CTRL
:
64 asm volatile("mrc p15, 0, %0, c14, c3, 1" : "=r" (val
));
66 case ARCH_TIMER_REG_TVAL
:
67 asm volatile("mrc p15, 0, %0, c14, c3, 0" : "=r" (val
));
75 static inline u32
arch_timer_get_cntfrq(void)
78 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r" (val
));
82 static inline u64
arch_counter_get_cntpct(void)
87 asm volatile("mrrc p15, 0, %Q0, %R0, c14" : "=r" (cval
));
91 static inline u64
arch_counter_get_cntvct(void)
96 asm volatile("mrrc p15, 1, %Q0, %R0, c14" : "=r" (cval
));
100 static inline u32
arch_timer_get_cntkctl(void)
103 asm volatile("mrc p15, 0, %0, c14, c1, 0" : "=r" (cntkctl
));
107 static inline void arch_timer_set_cntkctl(u32 cntkctl
)
109 asm volatile("mcr p15, 0, %0, c14, c1, 0" : : "r" (cntkctl
));