2 * arch/arm/include/asm/assembler.h
4 * Copyright (C) 1996-2000 Russell King
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * This file contains arm architecture specific defines
11 * for the different processors.
13 * Do not include any C declarations in this file - it is included by
16 #ifndef __ASM_ASSEMBLER_H__
17 #define __ASM_ASSEMBLER_H__
20 #error "Only include this from assembly code"
23 #include <asm/ptrace.h>
24 #include <asm/domain.h>
25 #include <asm/opcodes-virt.h>
26 #include <asm/asm-offsets.h>
28 #include <asm/thread_info.h>
33 * Endian independent macros for shifting bytes within registers.
38 #define get_byte_0 lsl #0
39 #define get_byte_1 lsr #8
40 #define get_byte_2 lsr #16
41 #define get_byte_3 lsr #24
42 #define put_byte_0 lsl #0
43 #define put_byte_1 lsl #8
44 #define put_byte_2 lsl #16
45 #define put_byte_3 lsl #24
49 #define get_byte_0 lsr #24
50 #define get_byte_1 lsr #16
51 #define get_byte_2 lsr #8
52 #define get_byte_3 lsl #0
53 #define put_byte_0 lsl #24
54 #define put_byte_1 lsl #16
55 #define put_byte_2 lsl #8
56 #define put_byte_3 lsl #0
59 /* Select code for any configuration running in BE8 mode */
60 #ifdef CONFIG_CPU_ENDIAN_BE8
61 #define ARM_BE8(code...) code
63 #define ARM_BE8(code...)
67 * Data preload for architectures that support it
69 #if __LINUX_ARM_ARCH__ >= 5
70 #define PLD(code...) code
76 * This can be used to enable code to cacheline align the destination
77 * pointer when bulk writing to memory. Experiments on StrongARM and
78 * XScale didn't show this a worthwhile thing to do when the cache is not
79 * set to write-allocate (this would need further testing on XScale when WA
82 * On Feroceon there is much to gain however, regardless of cache mode.
84 #ifdef CONFIG_CPU_FEROCEON
85 #define CALGN(code...) code
87 #define CALGN(code...)
90 #define IMM12_MASK 0xfff
93 * Enable and disable interrupts
95 #if __LINUX_ARM_ARCH__ >= 6
96 .macro disable_irq_notrace
100 .macro enable_irq_notrace
104 .macro disable_irq_notrace
105 msr cpsr_c
, #PSR_I_BIT | SVC_MODE
108 .macro enable_irq_notrace
109 msr cpsr_c
, #SVC_MODE
113 .macro asm_trace_hardirqs_off
, save
=1
114 #if defined(CONFIG_TRACE_IRQFLAGS)
116 stmdb sp
!, {r0
-r3
, ip
, lr
}
118 bl trace_hardirqs_off
120 ldmia sp
!, {r0
-r3
, ip
, lr
}
125 .macro asm_trace_hardirqs_on
, cond
=al
, save
=1
126 #if defined(CONFIG_TRACE_IRQFLAGS)
128 * actually the registers should be pushed and pop'd conditionally, but
129 * after bl the flags are certainly clobbered
132 stmdb sp
!, {r0
-r3
, ip
, lr
}
134 bl\cond trace_hardirqs_on
136 ldmia sp
!, {r0
-r3
, ip
, lr
}
141 .macro disable_irq
, save
=1
143 asm_trace_hardirqs_off \save
147 asm_trace_hardirqs_on
151 * Save the current IRQ state and disable IRQs. Note that this macro
152 * assumes FIQs are enabled, and that the processor is in SVC mode.
154 .macro save_and_disable_irqs
, oldcpsr
155 #ifdef CONFIG_CPU_V7M
156 mrs \oldcpsr
, primask
163 .macro save_and_disable_irqs_notrace
, oldcpsr
164 #ifdef CONFIG_CPU_V7M
165 mrs \oldcpsr
, primask
173 * Restore interrupt state previously stored in a register. We don't
174 * guarantee that this will preserve the flags.
176 .macro restore_irqs_notrace
, oldcpsr
177 #ifdef CONFIG_CPU_V7M
178 msr primask
, \oldcpsr
184 .macro restore_irqs
, oldcpsr
185 tst \oldcpsr
, #PSR_I_BIT
186 asm_trace_hardirqs_on cond
=eq
187 restore_irqs_notrace \oldcpsr
191 * Assembly version of "adr rd, BSYM(sym)". This should only be used to
192 * reference local symbols in the same assembly file which are to be
193 * resolved by the assembler. Other usage is undefined.
195 .irp c
,,eq
,ne
,cs
,cc
,mi
,pl
,vs
,vc
,hi
,ls
,ge
,lt
,gt
,le
,hs
,lo
196 .macro badr\c
, rd
, sym
197 #ifdef CONFIG_THUMB2_KERNEL
206 * Get current thread_info.
208 .macro get_thread_info
, rd
209 ARM( mov
\rd
, sp
, lsr
#THREAD_SIZE_ORDER + PAGE_SHIFT )
211 THUMB( lsr
\rd
, \rd
, #THREAD_SIZE_ORDER + PAGE_SHIFT )
212 mov
\rd
, \rd
, lsl
#THREAD_SIZE_ORDER + PAGE_SHIFT
216 * Increment/decrement the preempt count.
218 #ifdef CONFIG_PREEMPT_COUNT
219 .macro inc_preempt_count
, ti
, tmp
220 ldr
\tmp
, [\ti
, #TI_PREEMPT] @ get preempt count
221 add
\tmp
, \tmp
, #1 @ increment it
222 str
\tmp
, [\ti
, #TI_PREEMPT]
225 .macro dec_preempt_count
, ti
, tmp
226 ldr
\tmp
, [\ti
, #TI_PREEMPT] @ get preempt count
227 sub
\tmp
, \tmp
, #1 @ decrement it
228 str
\tmp
, [\ti
, #TI_PREEMPT]
231 .macro dec_preempt_count_ti
, ti
, tmp
233 dec_preempt_count
\ti
, \tmp
236 .macro inc_preempt_count
, ti
, tmp
239 .macro dec_preempt_count
, ti
, tmp
242 .macro dec_preempt_count_ti
, ti
, tmp
248 .pushsection __ex_table,"a"; \
254 #define ALT_SMP(instr...) \
257 * Note: if you get assembler errors from ALT_UP() when building with
258 * CONFIG_THUMB2_KERNEL, you almost certainly need to use
259 * ALT_SMP( W(instr) ... )
261 #define ALT_UP(instr...) \
262 .pushsection ".alt.smp.init", "a" ;\
265 .if . - 9997b == 2 ;\
268 .if . - 9997b != 4 ;\
269 .error "ALT_UP() content must assemble to exactly 4 bytes";\
272 #define ALT_UP_B(label) \
273 .equ up_b_offset, label - 9998b ;\
274 .pushsection ".alt.smp.init", "a" ;\
276 W(b) . + up_b_offset ;\
279 #define ALT_SMP(instr...)
280 #define ALT_UP(instr...) instr
281 #define ALT_UP_B(label) b label
285 * Instruction barrier
288 #if __LINUX_ARM_ARCH__ >= 7
290 #elif __LINUX_ARM_ARCH__ == 6
291 mcr p15
, 0, r0
, c7
, c5
, 4
296 * SMP data memory barrier
300 #if __LINUX_ARM_ARCH__ >= 7
306 #elif __LINUX_ARM_ARCH__ == 6
307 ALT_SMP(mcr p15
, 0, r0
, c7
, c10
, 5) @ dmb
309 #error Incompatible SMP platform
319 #if defined(CONFIG_CPU_V7M)
321 * setmode is used to assert to be in svc mode during boot. For v7-M
322 * this is done in __v7m_setup, so setmode can be empty here.
324 .macro setmode
, mode
, reg
326 #elif defined(CONFIG_THUMB2_KERNEL)
327 .macro setmode
, mode
, reg
332 .macro setmode
, mode
, reg
338 * Helper macro to enter SVC mode cleanly and mask interrupts. reg is
339 * a scratch register for the macro to overwrite.
341 * This macro is intended for forcing the CPU into SVC mode at boot time.
342 * you cannot return to the original mode.
344 .macro safe_svcmode_maskall reg
:req
345 #if __LINUX_ARM_ARCH__ >= 6 && !defined(CONFIG_CPU_V7M)
347 eor
\reg
, \reg
, #HYP_MODE
349 bic
\reg
, \reg
, #MODE_MASK
350 orr
\reg
, \reg
, #PSR_I_BIT | PSR_F_BIT | SVC_MODE
351 THUMB( orr
\reg
, \reg
, #PSR_T_BIT )
353 orr
\reg
, \reg
, #PSR_A_BIT
362 * workaround for possibly broken pre-v6 hardware
363 * (akita, Sharp Zaurus C-1000, PXA270-based)
365 setmode PSR_F_BIT
| PSR_I_BIT
| SVC_MODE
, \reg
370 * STRT/LDRT access macros with ARM and Thumb-2 variants
372 #ifdef CONFIG_THUMB2_KERNEL
374 .macro usraccoff
, instr
, reg
, ptr
, inc
, off
, cond
, abort
, t
=TUSER()
377 \instr\cond\
()b\
()\t\
().w
\reg
, [\ptr
, #\off]
379 \instr\cond\
()\t\
().w
\reg
, [\ptr
, #\off]
381 .error
"Unsupported inc macro argument"
384 .pushsection __ex_table
,"a"
390 .macro usracc
, instr
, reg
, ptr
, inc
, cond
, rept
, abort
391 @
explicit IT instruction needed because of the label
392 @ introduced by the USER macro
399 .error
"Unsupported rept macro argument"
403 @ Slightly optimised to avoid incrementing the pointer twice
404 usraccoff \instr
, \reg
, \ptr
, \inc
, 0, \cond
, \abort
406 usraccoff \instr
, \reg
, \ptr
, \inc
, \inc
, \cond
, \abort
409 add\cond \ptr
, #\rept * \inc
412 #else /* !CONFIG_THUMB2_KERNEL */
414 .macro usracc
, instr
, reg
, ptr
, inc
, cond
, rept
, abort
, t
=TUSER()
418 \instr\cond\
()b\
()\t \reg
, [\ptr
], #\inc
420 \instr\cond\
()\t \reg
, [\ptr
], #\inc
422 .error
"Unsupported inc macro argument"
425 .pushsection __ex_table
,"a"
432 #endif /* CONFIG_THUMB2_KERNEL */
434 .macro strusr
, reg
, ptr
, inc
, cond
=al
, rept
=1, abort
=9001f
435 usracc str
, \reg
, \ptr
, \inc
, \cond
, \rept
, \abort
438 .macro ldrusr
, reg
, ptr
, inc
, cond
=al
, rept
=1, abort
=9001f
439 usracc ldr
, \reg
, \ptr
, \inc
, \cond
, \rept
, \abort
442 /* Utility macro for declaring string literals */
443 .macro string name
:req
, string
444 .type
\name
, #object
447 .size
\name
, . - \name
450 .macro check_uaccess
, addr
:req
, size
:req
, limit
:req
, tmp
:req
, bad
:req
451 #ifndef CONFIG_CPU_USE_DOMAINS
452 adds
\tmp
, \addr
, #\size - 1
453 sbcccs
\tmp
, \tmp
, \limit
458 .macro uaccess_disable
, tmp
, isb
=1
459 #ifdef CONFIG_CPU_SW_DOMAIN_PAN
461 * Whenever we re-enter userspace, the domains should always be
464 mov
\tmp
, #DACR_UACCESS_DISABLE
465 mcr p15
, 0, \tmp
, c3
, c0
, 0 @ Set domain
register
472 .macro uaccess_enable
, tmp
, isb
=1
473 #ifdef CONFIG_CPU_SW_DOMAIN_PAN
475 * Whenever we re-enter userspace, the domains should always be
478 mov
\tmp
, #DACR_UACCESS_ENABLE
479 mcr p15
, 0, \tmp
, c3
, c0
, 0
486 .macro uaccess_save
, tmp
487 #ifdef CONFIG_CPU_SW_DOMAIN_PAN
488 mrc p15
, 0, \tmp
, c3
, c0
, 0
489 str
\tmp
, [sp
, #SVC_DACR]
493 .macro uaccess_restore
494 #ifdef CONFIG_CPU_SW_DOMAIN_PAN
495 ldr r0
, [sp
, #SVC_DACR]
496 mcr p15
, 0, r0
, c3
, c0
, 0
500 .irp c
,,eq
,ne
,cs
,cc
,mi
,pl
,vs
,vc
,hi
,ls
,ge
,lt
,gt
,le
,hs
,lo
502 #if __LINUX_ARM_ARCH__ < 6
516 #ifdef CONFIG_THUMB2_KERNEL
521 .macro bug
, msg
, line
522 #ifdef CONFIG_THUMB2_KERNEL
527 #ifdef CONFIG_DEBUG_BUGVERBOSE
528 .pushsection
.rodata
.str
, "aMS", %progbits
, 1
531 .pushsection __bug_table
, "aw"
539 #endif /* __ASM_ASSEMBLER_H__ */