2 * Copyright 2004-2006 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 by Sascha Hauer <kernel@pengutronix.de>
4 * Copyright (C) 2009 by Valentin Longchamp <valentin.longchamp@epfl.ch>
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
20 #include <linux/gpio.h>
21 #include <linux/module.h>
22 #include <linux/spinlock.h>
24 #include <linux/kernel.h>
27 #include "iomux-mx3.h"
30 * IOMUX register (base) addresses
32 #define IOMUX_BASE MX31_IO_ADDRESS(MX31_IOMUXC_BASE_ADDR)
33 #define IOMUXINT_OBS1 (IOMUX_BASE + 0x000)
34 #define IOMUXINT_OBS2 (IOMUX_BASE + 0x004)
35 #define IOMUXGPR (IOMUX_BASE + 0x008)
36 #define IOMUXSW_MUX_CTL (IOMUX_BASE + 0x00C)
37 #define IOMUXSW_PAD_CTL (IOMUX_BASE + 0x154)
39 static DEFINE_SPINLOCK(gpio_mux_lock
);
41 #define IOMUX_REG_MASK (IOMUX_PADNUM_MASK & ~0x3)
43 static DECLARE_BITMAP(mxc_pin_alloc_map
, NB_PORTS
* 32);
45 * set the mode for a IOMUX pin.
47 void mxc_iomux_mode(unsigned int pin_mode
)
54 reg
= IOMUXSW_MUX_CTL
+ (pin_mode
& IOMUX_REG_MASK
);
55 field
= pin_mode
& 0x3;
56 mode
= (pin_mode
& IOMUX_MODE_MASK
) >> IOMUX_MODE_SHIFT
;
58 spin_lock(&gpio_mux_lock
);
61 l
&= ~(0xff << (field
* 8));
62 l
|= mode
<< (field
* 8);
65 spin_unlock(&gpio_mux_lock
);
69 * This function configures the pad value for a IOMUX pin.
71 void mxc_iomux_set_pad(enum iomux_pins pin
, u32 config
)
76 pin
&= IOMUX_PADNUM_MASK
;
77 reg
= IOMUXSW_PAD_CTL
+ (pin
+ 2) / 3 * 4;
78 field
= (pin
+ 2) % 3;
80 pr_debug("%s: reg offset = 0x%x, field = %d\n",
81 __func__
, (pin
+ 2) / 3, field
);
83 spin_lock(&gpio_mux_lock
);
86 l
&= ~(0x1ff << (field
* 10));
87 l
|= config
<< (field
* 10);
90 spin_unlock(&gpio_mux_lock
);
94 * allocs a single pin:
95 * - reserves the pin so that it is not claimed by another driver
96 * - setups the iomux according to the configuration
98 int mxc_iomux_alloc_pin(unsigned int pin
, const char *label
)
100 unsigned pad
= pin
& IOMUX_PADNUM_MASK
;
102 if (pad
>= (PIN_MAX
+ 1)) {
103 printk(KERN_ERR
"mxc_iomux: Attempt to request nonexistent pin %u for \"%s\"\n",
104 pad
, label
? label
: "?");
108 if (test_and_set_bit(pad
, mxc_pin_alloc_map
)) {
109 printk(KERN_ERR
"mxc_iomux: pin %u already used. Allocation for \"%s\" failed\n",
110 pad
, label
? label
: "?");
118 int mxc_iomux_setup_multiple_pins(const unsigned int *pin_list
, unsigned count
,
121 const unsigned int *p
= pin_list
;
125 for (i
= 0; i
< count
; i
++) {
126 ret
= mxc_iomux_alloc_pin(*p
, label
);
134 mxc_iomux_release_multiple_pins(pin_list
, i
);
138 void mxc_iomux_release_pin(unsigned int pin
)
140 unsigned pad
= pin
& IOMUX_PADNUM_MASK
;
142 if (pad
< (PIN_MAX
+ 1))
143 clear_bit(pad
, mxc_pin_alloc_map
);
146 void mxc_iomux_release_multiple_pins(const unsigned int *pin_list
, int count
)
148 const unsigned int *p
= pin_list
;
151 for (i
= 0; i
< count
; i
++) {
152 mxc_iomux_release_pin(*p
);
158 * This function enables/disables the general purpose function for a particular
161 void mxc_iomux_set_gpr(enum iomux_gp_func gp
, bool en
)
165 spin_lock(&gpio_mux_lock
);
166 l
= imx_readl(IOMUXGPR
);
172 imx_writel(l
, IOMUXGPR
);
173 spin_unlock(&gpio_mux_lock
);