4 * Karthik Dasu <karthik-dp@ti.com>
7 * Texas Instruments, <www.ti.com>
8 * Richard Woodruff <r-woodruff2@ti.com>
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 #include <linux/linkage.h>
27 #include <asm/assembler.h>
38 * Registers access definitions
40 #define SDRC_SCRATCHPAD_SEM_OFFS 0xc
41 #define SDRC_SCRATCHPAD_SEM_V OMAP343X_SCRATCHPAD_REGADDR\
42 (SDRC_SCRATCHPAD_SEM_OFFS)
43 #define PM_PREPWSTST_CORE_P OMAP3430_PRM_BASE + CORE_MOD +\
45 #define PM_PWSTCTRL_MPU_P OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL
46 #define CM_IDLEST1_CORE_V OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1)
47 #define CM_IDLEST_CKGEN_V OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST)
48 #define SRAM_BASE_P OMAP3_SRAM_PA
49 #define CONTROL_STAT OMAP343X_CTRL_BASE + OMAP343X_CONTROL_STATUS
50 #define CONTROL_MEM_RTA_CTRL (OMAP343X_CTRL_BASE +\
51 OMAP36XX_CONTROL_MEM_RTA_CTRL)
53 /* Move this as correct place is available */
54 #define SCRATCHPAD_MEM_OFFS 0x310
55 #define SCRATCHPAD_BASE_P (OMAP343X_CTRL_BASE +\
56 OMAP343X_CONTROL_MEM_WKUP +\
58 #define SDRC_POWER_V OMAP34XX_SDRC_REGADDR(SDRC_POWER)
59 #define SDRC_SYSCONFIG_P (OMAP343X_SDRC_BASE + SDRC_SYSCONFIG)
60 #define SDRC_MR_0_P (OMAP343X_SDRC_BASE + SDRC_MR_0)
61 #define SDRC_EMR2_0_P (OMAP343X_SDRC_BASE + SDRC_EMR2_0)
62 #define SDRC_MANUAL_0_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_0)
63 #define SDRC_MR_1_P (OMAP343X_SDRC_BASE + SDRC_MR_1)
64 #define SDRC_EMR2_1_P (OMAP343X_SDRC_BASE + SDRC_EMR2_1)
65 #define SDRC_MANUAL_1_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_1)
66 #define SDRC_DLLA_STATUS_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
67 #define SDRC_DLLA_CTRL_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
70 * This file needs be built unconditionally as ARM to interoperate correctly
71 * with non-Thumb-2-capable firmware.
81 * L2 cache needs to be toggled for stable OFF mode functionality on 3630.
82 * This function sets up a flag that will allow for this toggling to take
83 * place on 3630. Hopefully some version in the future may not need this.
85 ENTRY(enable_omap3630_toggle_l2_on_restore)
86 stmfd sp!, {lr} @ save registers on stack
87 /* Setup so that we will disable and enable l2 */
89 adrl r3, l2dis_3630_offset @ may be too distant for plain adr
90 ldr r2, [r3] @ value for offset
91 str r1, [r2, r3] @ write to l2dis_3630
92 ldmfd sp!, {pc} @ restore regs and return
93 ENDPROC(enable_omap3630_toggle_l2_on_restore)
96 * Function to call rom code to save secure ram context.
98 * r0 = physical address of the parameters
100 ENTRY(save_secure_ram_context)
101 stmfd sp!, {r4 - r11, lr} @ save registers on stack
102 mov r3, r0 @ physical address of parameters
103 mov r0, #25 @ set service ID for PPA
104 mov r12, r0 @ copy secure service ID in r12
105 mov r1, #0 @ set task id for ROM code in r1
106 mov r2, #4 @ set some flags in r2, r6
108 dsb @ data write barrier
109 dmb @ data memory barrier
110 smc #1 @ call SMI monitor (smi #1)
115 ldmfd sp!, {r4 - r11, pc}
116 ENDPROC(save_secure_ram_context)
119 * ======================
120 * == Idle entry point ==
121 * ======================
125 * Forces OMAP into idle state
127 * omap34xx_cpu_suspend() - This bit of code saves the CPU context if needed
128 * and executes the WFI instruction. Calling WFI effectively changes the
129 * power domains states to the desired target power states.
133 * - only the minimum set of functions gets copied to internal SRAM at boot
134 * and after wake-up from OFF mode, cf. omap_push_sram_idle. The function
135 * pointers in SDRAM or SRAM are called depending on the desired low power
137 * - when the OMAP wakes up it continues at different execution points
138 * depending on the low power mode (non-OFF vs OFF modes),
139 * cf. 'Resume path for xxx mode' comments.
142 ENTRY(omap34xx_cpu_suspend)
143 stmfd sp!, {r4 - r11, lr} @ save registers on stack
146 * r0 contains information about saving context:
147 * 0 - No context lost
148 * 1 - Only L1 and logic lost
149 * 2 - Only L2 lost (Even L1 is retained we clean it along with L2)
150 * 3 - Both L1 and L2 lost and logic lost
154 * For OFF mode: save context and jump to WFI in SDRAM (omap3_do_wfi)
155 * For non-OFF modes: jump to the WFI code in SRAM (omap3_do_wfi_sram)
157 ldr r4, omap3_do_wfi_sram_addr
159 cmp r0, #0x0 @ If no context save required,
160 bxeq r5 @ jump to the WFI code in SRAM
163 /* Otherwise fall through to the save context code */
166 * jump out to kernel flush routine
167 * - reuse that code is better
168 * - it executes in a cached space so is faster than refetch per-block
169 * - should be faster and will change with kernel
170 * - 'might' have to copy address, load and jump to it
171 * Flush all data from the L1 data cache before disabling
179 * Clear the SCTLR.C bit to prevent further data cache
180 * allocation. Clearing SCTLR.C would make all the data accesses
181 * strongly ordered and would not hit the cache.
183 mrc p15, 0, r0, c1, c0, 0
184 bic r0, r0, #(1 << 2) @ Disable the C bit
185 mcr p15, 0, r0, c1, c0, 0
189 * Invalidate L1 data cache. Even though only invalidate is
190 * necessary exported flush API is used here. Doing clean
191 * on already clean cache would be almost NOP.
196 ENDPROC(omap34xx_cpu_suspend)
197 omap3_do_wfi_sram_addr:
198 .word omap3_do_wfi_sram
200 .word v7_flush_dcache_all
202 /* ===================================
203 * == WFI instruction => Enter idle ==
204 * ===================================
209 * Includes the resume path for non-OFF modes
211 * This code gets copied to internal SRAM and is accessible
212 * from both SDRAM and SRAM:
213 * - executed from SRAM for non-off modes (omap3_do_wfi_sram),
214 * - executed from SDRAM for OFF mode (omap3_do_wfi).
218 ldr r4, sdrc_power @ read the SDRC_POWER register
219 ldr r5, [r4] @ read the contents of SDRC_POWER
220 orr r5, r5, #0x40 @ enable self refresh on idle req
221 str r5, [r4] @ write back to SDRC_POWER register
223 /* Data memory barrier and Data sync barrier */
228 * ===================================
229 * == WFI instruction => Enter idle ==
230 * ===================================
232 wfi @ wait for interrupt
235 * ===================================
236 * == Resume path for non-OFF modes ==
237 * ===================================
251 * This function implements the erratum ID i581 WA:
252 * SDRC state restore before accessing the SDRAM
254 * Only used at return from non-OFF mode. For OFF
255 * mode the ROM code configures the SDRC and
256 * the DPLL before calling the restore code directly
260 /* Make sure SDRC accesses are ok */
263 /* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this */
264 ldr r4, cm_idlest_ckgen
270 ldr r4, cm_idlest1_core
275 /* allow DLL powerdown upon hw idle req */
282 /* Is dll in lock mode? */
283 ldr r4, sdrc_dlla_ctrl
286 bne exit_nonoff_modes @ Return if locked
287 /* wait till dll locks */
289 ldr r4, sdrc_dlla_status
290 /* Wait 20uS for lock */
299 b exit_nonoff_modes @ Return when locked
301 /* disable/reenable DLL if not locked */
303 ldr r4, sdrc_dlla_ctrl
306 bic r6, #(1<<3) @ disable dll
309 orr r6, r6, #(1<<3) @ enable dll
312 b wait_dll_lock_timed
315 /* Re-enable C-bit if needed */
316 mrc p15, 0, r0, c1, c0, 0
317 tst r0, #(1 << 2) @ Check C bit enabled?
318 orreq r0, r0, #(1 << 2) @ Enable the C bit if cleared
319 mcreq p15, 0, r0, c1, c0, 0
323 * ===================================
324 * == Exit point from non-OFF modes ==
325 * ===================================
327 ldmfd sp!, {r4 - r11, pc} @ restore regs and return
328 ENDPROC(omap3_do_wfi)
332 .word CM_IDLEST1_CORE_V
334 .word CM_IDLEST_CKGEN_V
336 .word SDRC_DLLA_STATUS_V
338 .word SDRC_DLLA_CTRL_V
339 ENTRY(omap3_do_wfi_sz)
340 .word . - omap3_do_wfi
344 * ==============================
345 * == Resume path for OFF mode ==
346 * ==============================
350 * The restore_* functions are called by the ROM code
351 * when back from WFI in OFF mode.
352 * Cf. the get_*restore_pointer functions.
354 * restore_es3: applies to 34xx >= ES3.0
355 * restore_3630: applies to 36xx
356 * restore: common code for 3xxx
358 * Note: when back from CORE and MPU OFF mode we are running
359 * from SDRAM, without MMU, without the caches and prediction.
360 * Also the SRAM content has been cleared.
362 ENTRY(omap3_restore_es3)
363 ldr r5, pm_prepwstst_core_p
366 cmp r4, #0x0 @ Check if previous power state of CORE is OFF
367 bne omap3_restore @ Fall through to OMAP3 common code
370 ldr r2, es3_sdrc_fix_sz
373 ldmia r0!, {r3} @ val = *src
374 stmia r1!, {r3} @ *dst = val
375 subs r2, r2, #0x1 @ num_words--
379 b omap3_restore @ Fall through to OMAP3 common code
380 ENDPROC(omap3_restore_es3)
382 ENTRY(omap3_restore_3630)
383 ldr r1, pm_prepwstst_core_p
386 cmp r2, #0x0 @ Check if previous power state of CORE is OFF
387 bne omap3_restore @ Fall through to OMAP3 common code
388 /* Disable RTA before giving control */
389 ldr r1, control_mem_rta
390 mov r2, #OMAP36XX_RTA_DISABLE
392 ENDPROC(omap3_restore_3630)
394 /* Fall through to common code for the remaining logic */
398 * Read the pwstctrl register to check the reason for mpu reset.
399 * This tells us what was lost.
401 ldr r1, pm_pwstctrl_mpu
404 cmp r2, #0x0 @ Check if target power state was OFF or RET
407 adr r1, l2dis_3630_offset @ address for offset
408 ldr r0, [r1] @ value for offset
409 ldr r0, [r1, r0] @ value at l2dis_3630
410 cmp r0, #0x1 @ should we disable L2 on 3630?
412 mrc p15, 0, r0, c1, c0, 1
413 bic r0, r0, #2 @ disable L2 cache
414 mcr p15, 0, r0, c1, c0, 1
421 adr r0, l2_inv_api_params_offset
423 add r3, r3, r0 @ r3 points to dummy parameters
424 mov r0, #40 @ set service ID for PPA
425 mov r12, r0 @ copy secure Service ID in r12
426 mov r1, #0 @ set task id for ROM code in r1
427 mov r2, #4 @ set some flags in r2, r6
429 dsb @ data write barrier
430 dmb @ data memory barrier
431 smc #1 @ call SMI monitor (smi #1)
432 /* Write to Aux control register to set some bits */
433 mov r0, #42 @ set service ID for PPA
434 mov r12, r0 @ copy secure Service ID in r12
435 mov r1, #0 @ set task id for ROM code in r1
436 mov r2, #4 @ set some flags in r2, r6
438 ldr r4, scratchpad_base
439 ldr r3, [r4, #0xBC] @ r3 points to parameters
440 dsb @ data write barrier
441 dmb @ data memory barrier
442 smc #1 @ call SMI monitor (smi #1)
444 #ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE
445 /* Restore L2 aux control register */
446 @ set service ID for PPA
447 mov r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID
448 mov r12, r0 @ copy service ID in r12
449 mov r1, #0 @ set task ID for ROM code in r1
450 mov r2, #4 @ set some flags in r2, r6
452 ldr r4, scratchpad_base
454 adds r3, r3, #8 @ r3 points to parameters
455 dsb @ data write barrier
456 dmb @ data memory barrier
457 smc #1 @ call SMI monitor (smi #1)
462 l2_inv_api_params_offset:
463 .long l2_inv_api_params - .
465 /* Execute smi to invalidate L2 cache */
466 mov r12, #0x1 @ set up to invalidate L2
467 smc #0 @ Call SMI monitor (smieq)
468 /* Write to Aux control register to set some bits */
469 ldr r4, scratchpad_base
473 smc #0 @ Call SMI monitor (smieq)
474 ldr r4, scratchpad_base
478 smc #0 @ Call SMI monitor (smieq)
480 adr r0, l2dis_3630_offset @ adress for offset
481 ldr r1, [r0] @ value for offset
482 ldr r1, [r0, r1] @ value at l2dis_3630
483 cmp r1, #0x1 @ Test if L2 re-enable needed on 3630
485 mrc p15, 0, r1, c1, c0, 1
486 orr r1, r1, #2 @ re-enable L2 cache
487 mcr p15, 0, r1, c1, c0, 1
490 /* Now branch to the common CPU resume function */
492 ENDPROC(omap3_restore)
500 .word PM_PREPWSTST_CORE_P
502 .word PM_PWSTCTRL_MPU_P
504 .word SCRATCHPAD_BASE_P
506 .word SRAM_BASE_P + 0x8000
510 .word CONTROL_MEM_RTA_CTRL
529 * This function implements the erratum ID i443 WA, applies to 34xx >= ES3.0
530 * Copied to and run from SRAM in order to reconfigure the SDRC parameters.
535 ldr r4, sdrc_syscfg @ get config addr
536 ldr r5, [r4] @ get value
537 tst r5, #0x100 @ is part access blocked
539 biceq r5, r5, #0x100 @ clear bit if set
540 str r5, [r4] @ write back change
541 ldr r4, sdrc_mr_0 @ get config addr
542 ldr r5, [r4] @ get value
543 str r5, [r4] @ write back change
544 ldr r4, sdrc_emr2_0 @ get config addr
545 ldr r5, [r4] @ get value
546 str r5, [r4] @ write back change
547 ldr r4, sdrc_manual_0 @ get config addr
548 mov r5, #0x2 @ autorefresh command
549 str r5, [r4] @ kick off refreshes
550 ldr r4, sdrc_mr_1 @ get config addr
551 ldr r5, [r4] @ get value
552 str r5, [r4] @ write back change
553 ldr r4, sdrc_emr2_1 @ get config addr
554 ldr r5, [r4] @ get value
555 str r5, [r4] @ write back change
556 ldr r4, sdrc_manual_1 @ get config addr
557 mov r5, #0x2 @ autorefresh command
558 str r5, [r4] @ kick off refreshes
566 .word SDRC_SYSCONFIG_P
572 .word SDRC_MANUAL_0_P
578 .word SDRC_MANUAL_1_P
579 ENDPROC(es3_sdrc_fix)
580 ENTRY(es3_sdrc_fix_sz)
581 .word . - es3_sdrc_fix