1 #ifndef _ASM_X86_DMA_MAPPING_H
2 #define _ASM_X86_DMA_MAPPING_H
5 * IOMMU interface. See Documentation/PCI/PCI-DMA-mapping.txt and
6 * Documentation/DMA-API.txt for documentation.
9 #include <linux/kmemcheck.h>
10 #include <linux/scatterlist.h>
11 #include <linux/dma-debug.h>
12 #include <linux/dma-attrs.h>
14 #include <asm/swiotlb.h>
15 #include <asm-generic/dma-coherent.h>
18 # define ISA_DMA_BIT_MASK DMA_BIT_MASK(24)
20 # define ISA_DMA_BIT_MASK DMA_BIT_MASK(32)
23 #define DMA_ERROR_CODE 0
25 extern int iommu_merge
;
26 extern struct device x86_dma_fallback_dev
;
27 extern int panic_on_overflow
;
29 extern struct dma_map_ops
*dma_ops
;
31 static inline struct dma_map_ops
*get_dma_ops(struct device
*dev
)
36 if (unlikely(!dev
) || !dev
->archdata
.dma_ops
)
39 return dev
->archdata
.dma_ops
;
43 #include <asm-generic/dma-mapping-common.h>
45 /* Make sure we keep the same behaviour */
46 static inline int dma_mapping_error(struct device
*dev
, dma_addr_t dma_addr
)
48 struct dma_map_ops
*ops
= get_dma_ops(dev
);
49 if (ops
->mapping_error
)
50 return ops
->mapping_error(dev
, dma_addr
);
52 return (dma_addr
== DMA_ERROR_CODE
);
55 #define dma_alloc_noncoherent(d, s, h, f) dma_alloc_coherent(d, s, h, f)
56 #define dma_free_noncoherent(d, s, v, h) dma_free_coherent(d, s, v, h)
57 #define dma_is_consistent(d, h) (1)
59 extern int dma_supported(struct device
*hwdev
, u64 mask
);
60 extern int dma_set_mask(struct device
*dev
, u64 mask
);
62 extern void *dma_generic_alloc_coherent(struct device
*dev
, size_t size
,
63 dma_addr_t
*dma_addr
, gfp_t flag
);
65 static inline bool dma_capable(struct device
*dev
, dma_addr_t addr
, size_t size
)
70 return addr
+ size
<= *dev
->dma_mask
;
73 static inline dma_addr_t
phys_to_dma(struct device
*dev
, phys_addr_t paddr
)
78 static inline phys_addr_t
dma_to_phys(struct device
*dev
, dma_addr_t daddr
)
84 dma_cache_sync(struct device
*dev
, void *vaddr
, size_t size
,
85 enum dma_data_direction dir
)
87 flush_write_buffers();
90 static inline int dma_get_cache_alignment(void)
92 /* no easy way to get cache size on all x86, so return the
93 * maximum possible, to be safe */
94 return boot_cpu_data
.x86_clflush_size
;
97 static inline unsigned long dma_alloc_coherent_mask(struct device
*dev
,
100 unsigned long dma_mask
= 0;
102 dma_mask
= dev
->coherent_dma_mask
;
104 dma_mask
= (gfp
& GFP_DMA
) ? DMA_BIT_MASK(24) : DMA_BIT_MASK(32);
109 static inline gfp_t
dma_alloc_coherent_gfp_flags(struct device
*dev
, gfp_t gfp
)
111 unsigned long dma_mask
= dma_alloc_coherent_mask(dev
, gfp
);
113 if (dma_mask
<= DMA_BIT_MASK(24))
116 if (dma_mask
<= DMA_BIT_MASK(32) && !(gfp
& GFP_DMA
))
123 dma_alloc_coherent(struct device
*dev
, size_t size
, dma_addr_t
*dma_handle
,
126 struct dma_map_ops
*ops
= get_dma_ops(dev
);
129 gfp
&= ~(__GFP_DMA
| __GFP_HIGHMEM
| __GFP_DMA32
);
131 if (dma_alloc_from_coherent(dev
, size
, dma_handle
, &memory
))
135 dev
= &x86_dma_fallback_dev
;
137 if (!is_device_dma_capable(dev
))
140 if (!ops
->alloc_coherent
)
143 memory
= ops
->alloc_coherent(dev
, size
, dma_handle
,
144 dma_alloc_coherent_gfp_flags(dev
, gfp
));
145 debug_dma_alloc_coherent(dev
, size
, *dma_handle
, memory
);
150 static inline void dma_free_coherent(struct device
*dev
, size_t size
,
151 void *vaddr
, dma_addr_t bus
)
153 struct dma_map_ops
*ops
= get_dma_ops(dev
);
155 WARN_ON(irqs_disabled()); /* for portability */
157 if (dma_release_from_coherent(dev
, get_order(size
), vaddr
))
160 debug_dma_free_coherent(dev
, size
, vaddr
, bus
);
161 if (ops
->free_coherent
)
162 ops
->free_coherent(dev
, size
, vaddr
, bus
);