x86/amd-iommu: Add per IOMMU reference counting
[linux/fpc-iii.git] / arch / x86 / kernel / pci-calgary_64.c
blob849a0995d97090cd95e359c254b37efd3a25b819
1 /*
2 * Derived from arch/powerpc/kernel/iommu.c
4 * Copyright IBM Corporation, 2006-2007
5 * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
7 * Author: Jon Mason <jdmason@kudzu.us>
8 * Author: Muli Ben-Yehuda <muli@il.ibm.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 #include <linux/kernel.h>
26 #include <linux/init.h>
27 #include <linux/types.h>
28 #include <linux/slab.h>
29 #include <linux/mm.h>
30 #include <linux/spinlock.h>
31 #include <linux/string.h>
32 #include <linux/crash_dump.h>
33 #include <linux/dma-mapping.h>
34 #include <linux/bitops.h>
35 #include <linux/pci_ids.h>
36 #include <linux/pci.h>
37 #include <linux/delay.h>
38 #include <linux/scatterlist.h>
39 #include <linux/iommu-helper.h>
41 #include <asm/iommu.h>
42 #include <asm/calgary.h>
43 #include <asm/tce.h>
44 #include <asm/pci-direct.h>
45 #include <asm/system.h>
46 #include <asm/dma.h>
47 #include <asm/rio.h>
48 #include <asm/bios_ebda.h>
49 #include <asm/x86_init.h>
51 #ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
52 int use_calgary __read_mostly = 1;
53 #else
54 int use_calgary __read_mostly = 0;
55 #endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
57 #define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
58 #define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
60 /* register offsets inside the host bridge space */
61 #define CALGARY_CONFIG_REG 0x0108
62 #define PHB_CSR_OFFSET 0x0110 /* Channel Status */
63 #define PHB_PLSSR_OFFSET 0x0120
64 #define PHB_CONFIG_RW_OFFSET 0x0160
65 #define PHB_IOBASE_BAR_LOW 0x0170
66 #define PHB_IOBASE_BAR_HIGH 0x0180
67 #define PHB_MEM_1_LOW 0x0190
68 #define PHB_MEM_1_HIGH 0x01A0
69 #define PHB_IO_ADDR_SIZE 0x01B0
70 #define PHB_MEM_1_SIZE 0x01C0
71 #define PHB_MEM_ST_OFFSET 0x01D0
72 #define PHB_AER_OFFSET 0x0200
73 #define PHB_CONFIG_0_HIGH 0x0220
74 #define PHB_CONFIG_0_LOW 0x0230
75 #define PHB_CONFIG_0_END 0x0240
76 #define PHB_MEM_2_LOW 0x02B0
77 #define PHB_MEM_2_HIGH 0x02C0
78 #define PHB_MEM_2_SIZE_HIGH 0x02D0
79 #define PHB_MEM_2_SIZE_LOW 0x02E0
80 #define PHB_DOSHOLE_OFFSET 0x08E0
82 /* CalIOC2 specific */
83 #define PHB_SAVIOR_L2 0x0DB0
84 #define PHB_PAGE_MIG_CTRL 0x0DA8
85 #define PHB_PAGE_MIG_DEBUG 0x0DA0
86 #define PHB_ROOT_COMPLEX_STATUS 0x0CB0
88 /* PHB_CONFIG_RW */
89 #define PHB_TCE_ENABLE 0x20000000
90 #define PHB_SLOT_DISABLE 0x1C000000
91 #define PHB_DAC_DISABLE 0x01000000
92 #define PHB_MEM2_ENABLE 0x00400000
93 #define PHB_MCSR_ENABLE 0x00100000
94 /* TAR (Table Address Register) */
95 #define TAR_SW_BITS 0x0000ffffffff800fUL
96 #define TAR_VALID 0x0000000000000008UL
97 /* CSR (Channel/DMA Status Register) */
98 #define CSR_AGENT_MASK 0xffe0ffff
99 /* CCR (Calgary Configuration Register) */
100 #define CCR_2SEC_TIMEOUT 0x000000000000000EUL
101 /* PMCR/PMDR (Page Migration Control/Debug Registers */
102 #define PMR_SOFTSTOP 0x80000000
103 #define PMR_SOFTSTOPFAULT 0x40000000
104 #define PMR_HARDSTOP 0x20000000
106 #define MAX_NUM_OF_PHBS 8 /* how many PHBs in total? */
107 #define MAX_NUM_CHASSIS 8 /* max number of chassis */
108 /* MAX_PHB_BUS_NUM is the maximal possible dev->bus->number */
109 #define MAX_PHB_BUS_NUM (MAX_NUM_OF_PHBS * MAX_NUM_CHASSIS * 2)
110 #define PHBS_PER_CALGARY 4
112 /* register offsets in Calgary's internal register space */
113 static const unsigned long tar_offsets[] = {
114 0x0580 /* TAR0 */,
115 0x0588 /* TAR1 */,
116 0x0590 /* TAR2 */,
117 0x0598 /* TAR3 */
120 static const unsigned long split_queue_offsets[] = {
121 0x4870 /* SPLIT QUEUE 0 */,
122 0x5870 /* SPLIT QUEUE 1 */,
123 0x6870 /* SPLIT QUEUE 2 */,
124 0x7870 /* SPLIT QUEUE 3 */
127 static const unsigned long phb_offsets[] = {
128 0x8000 /* PHB0 */,
129 0x9000 /* PHB1 */,
130 0xA000 /* PHB2 */,
131 0xB000 /* PHB3 */
134 /* PHB debug registers */
136 static const unsigned long phb_debug_offsets[] = {
137 0x4000 /* PHB 0 DEBUG */,
138 0x5000 /* PHB 1 DEBUG */,
139 0x6000 /* PHB 2 DEBUG */,
140 0x7000 /* PHB 3 DEBUG */
144 * STUFF register for each debug PHB,
145 * byte 1 = start bus number, byte 2 = end bus number
148 #define PHB_DEBUG_STUFF_OFFSET 0x0020
150 #define EMERGENCY_PAGES 32 /* = 128KB */
152 unsigned int specified_table_size = TCE_TABLE_SIZE_UNSPECIFIED;
153 static int translate_empty_slots __read_mostly = 0;
154 static int calgary_detected __read_mostly = 0;
156 static struct rio_table_hdr *rio_table_hdr __initdata;
157 static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
158 static struct rio_detail *rio_devs[MAX_NUMNODES * 4] __initdata;
160 struct calgary_bus_info {
161 void *tce_space;
162 unsigned char translation_disabled;
163 signed char phbid;
164 void __iomem *bbar;
167 static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
168 static void calgary_tce_cache_blast(struct iommu_table *tbl);
169 static void calgary_dump_error_regs(struct iommu_table *tbl);
170 static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
171 static void calioc2_tce_cache_blast(struct iommu_table *tbl);
172 static void calioc2_dump_error_regs(struct iommu_table *tbl);
173 static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl);
174 static void get_tce_space_from_tar(void);
176 static struct cal_chipset_ops calgary_chip_ops = {
177 .handle_quirks = calgary_handle_quirks,
178 .tce_cache_blast = calgary_tce_cache_blast,
179 .dump_error_regs = calgary_dump_error_regs
182 static struct cal_chipset_ops calioc2_chip_ops = {
183 .handle_quirks = calioc2_handle_quirks,
184 .tce_cache_blast = calioc2_tce_cache_blast,
185 .dump_error_regs = calioc2_dump_error_regs
188 static struct calgary_bus_info bus_info[MAX_PHB_BUS_NUM] = { { NULL, 0, 0 }, };
190 static inline int translation_enabled(struct iommu_table *tbl)
192 /* only PHBs with translation enabled have an IOMMU table */
193 return (tbl != NULL);
196 static void iommu_range_reserve(struct iommu_table *tbl,
197 unsigned long start_addr, unsigned int npages)
199 unsigned long index;
200 unsigned long end;
201 unsigned long flags;
203 index = start_addr >> PAGE_SHIFT;
205 /* bail out if we're asked to reserve a region we don't cover */
206 if (index >= tbl->it_size)
207 return;
209 end = index + npages;
210 if (end > tbl->it_size) /* don't go off the table */
211 end = tbl->it_size;
213 spin_lock_irqsave(&tbl->it_lock, flags);
215 iommu_area_reserve(tbl->it_map, index, npages);
217 spin_unlock_irqrestore(&tbl->it_lock, flags);
220 static unsigned long iommu_range_alloc(struct device *dev,
221 struct iommu_table *tbl,
222 unsigned int npages)
224 unsigned long flags;
225 unsigned long offset;
226 unsigned long boundary_size;
228 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
229 PAGE_SIZE) >> PAGE_SHIFT;
231 BUG_ON(npages == 0);
233 spin_lock_irqsave(&tbl->it_lock, flags);
235 offset = iommu_area_alloc(tbl->it_map, tbl->it_size, tbl->it_hint,
236 npages, 0, boundary_size, 0);
237 if (offset == ~0UL) {
238 tbl->chip_ops->tce_cache_blast(tbl);
240 offset = iommu_area_alloc(tbl->it_map, tbl->it_size, 0,
241 npages, 0, boundary_size, 0);
242 if (offset == ~0UL) {
243 printk(KERN_WARNING "Calgary: IOMMU full.\n");
244 spin_unlock_irqrestore(&tbl->it_lock, flags);
245 if (panic_on_overflow)
246 panic("Calgary: fix the allocator.\n");
247 else
248 return DMA_ERROR_CODE;
252 tbl->it_hint = offset + npages;
253 BUG_ON(tbl->it_hint > tbl->it_size);
255 spin_unlock_irqrestore(&tbl->it_lock, flags);
257 return offset;
260 static dma_addr_t iommu_alloc(struct device *dev, struct iommu_table *tbl,
261 void *vaddr, unsigned int npages, int direction)
263 unsigned long entry;
264 dma_addr_t ret;
266 entry = iommu_range_alloc(dev, tbl, npages);
268 if (unlikely(entry == DMA_ERROR_CODE)) {
269 printk(KERN_WARNING "Calgary: failed to allocate %u pages in "
270 "iommu %p\n", npages, tbl);
271 return DMA_ERROR_CODE;
274 /* set the return dma address */
275 ret = (entry << PAGE_SHIFT) | ((unsigned long)vaddr & ~PAGE_MASK);
277 /* put the TCEs in the HW table */
278 tce_build(tbl, entry, npages, (unsigned long)vaddr & PAGE_MASK,
279 direction);
280 return ret;
283 static void iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
284 unsigned int npages)
286 unsigned long entry;
287 unsigned long badend;
288 unsigned long flags;
290 /* were we called with bad_dma_address? */
291 badend = DMA_ERROR_CODE + (EMERGENCY_PAGES * PAGE_SIZE);
292 if (unlikely((dma_addr >= DMA_ERROR_CODE) && (dma_addr < badend))) {
293 WARN(1, KERN_ERR "Calgary: driver tried unmapping bad DMA "
294 "address 0x%Lx\n", dma_addr);
295 return;
298 entry = dma_addr >> PAGE_SHIFT;
300 BUG_ON(entry + npages > tbl->it_size);
302 tce_free(tbl, entry, npages);
304 spin_lock_irqsave(&tbl->it_lock, flags);
306 iommu_area_free(tbl->it_map, entry, npages);
308 spin_unlock_irqrestore(&tbl->it_lock, flags);
311 static inline struct iommu_table *find_iommu_table(struct device *dev)
313 struct pci_dev *pdev;
314 struct pci_bus *pbus;
315 struct iommu_table *tbl;
317 pdev = to_pci_dev(dev);
319 pbus = pdev->bus;
321 /* is the device behind a bridge? Look for the root bus */
322 while (pbus->parent)
323 pbus = pbus->parent;
325 tbl = pci_iommu(pbus);
327 BUG_ON(tbl && (tbl->it_busno != pbus->number));
329 return tbl;
332 static void calgary_unmap_sg(struct device *dev, struct scatterlist *sglist,
333 int nelems,enum dma_data_direction dir,
334 struct dma_attrs *attrs)
336 struct iommu_table *tbl = find_iommu_table(dev);
337 struct scatterlist *s;
338 int i;
340 if (!translation_enabled(tbl))
341 return;
343 for_each_sg(sglist, s, nelems, i) {
344 unsigned int npages;
345 dma_addr_t dma = s->dma_address;
346 unsigned int dmalen = s->dma_length;
348 if (dmalen == 0)
349 break;
351 npages = iommu_num_pages(dma, dmalen, PAGE_SIZE);
352 iommu_free(tbl, dma, npages);
356 static int calgary_map_sg(struct device *dev, struct scatterlist *sg,
357 int nelems, enum dma_data_direction dir,
358 struct dma_attrs *attrs)
360 struct iommu_table *tbl = find_iommu_table(dev);
361 struct scatterlist *s;
362 unsigned long vaddr;
363 unsigned int npages;
364 unsigned long entry;
365 int i;
367 for_each_sg(sg, s, nelems, i) {
368 BUG_ON(!sg_page(s));
370 vaddr = (unsigned long) sg_virt(s);
371 npages = iommu_num_pages(vaddr, s->length, PAGE_SIZE);
373 entry = iommu_range_alloc(dev, tbl, npages);
374 if (entry == DMA_ERROR_CODE) {
375 /* makes sure unmap knows to stop */
376 s->dma_length = 0;
377 goto error;
380 s->dma_address = (entry << PAGE_SHIFT) | s->offset;
382 /* insert into HW table */
383 tce_build(tbl, entry, npages, vaddr & PAGE_MASK, dir);
385 s->dma_length = s->length;
388 return nelems;
389 error:
390 calgary_unmap_sg(dev, sg, nelems, dir, NULL);
391 for_each_sg(sg, s, nelems, i) {
392 sg->dma_address = DMA_ERROR_CODE;
393 sg->dma_length = 0;
395 return 0;
398 static dma_addr_t calgary_map_page(struct device *dev, struct page *page,
399 unsigned long offset, size_t size,
400 enum dma_data_direction dir,
401 struct dma_attrs *attrs)
403 void *vaddr = page_address(page) + offset;
404 unsigned long uaddr;
405 unsigned int npages;
406 struct iommu_table *tbl = find_iommu_table(dev);
408 uaddr = (unsigned long)vaddr;
409 npages = iommu_num_pages(uaddr, size, PAGE_SIZE);
411 return iommu_alloc(dev, tbl, vaddr, npages, dir);
414 static void calgary_unmap_page(struct device *dev, dma_addr_t dma_addr,
415 size_t size, enum dma_data_direction dir,
416 struct dma_attrs *attrs)
418 struct iommu_table *tbl = find_iommu_table(dev);
419 unsigned int npages;
421 npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
422 iommu_free(tbl, dma_addr, npages);
425 static void* calgary_alloc_coherent(struct device *dev, size_t size,
426 dma_addr_t *dma_handle, gfp_t flag)
428 void *ret = NULL;
429 dma_addr_t mapping;
430 unsigned int npages, order;
431 struct iommu_table *tbl = find_iommu_table(dev);
433 size = PAGE_ALIGN(size); /* size rounded up to full pages */
434 npages = size >> PAGE_SHIFT;
435 order = get_order(size);
437 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
439 /* alloc enough pages (and possibly more) */
440 ret = (void *)__get_free_pages(flag, order);
441 if (!ret)
442 goto error;
443 memset(ret, 0, size);
445 /* set up tces to cover the allocated range */
446 mapping = iommu_alloc(dev, tbl, ret, npages, DMA_BIDIRECTIONAL);
447 if (mapping == DMA_ERROR_CODE)
448 goto free;
449 *dma_handle = mapping;
450 return ret;
451 free:
452 free_pages((unsigned long)ret, get_order(size));
453 ret = NULL;
454 error:
455 return ret;
458 static void calgary_free_coherent(struct device *dev, size_t size,
459 void *vaddr, dma_addr_t dma_handle)
461 unsigned int npages;
462 struct iommu_table *tbl = find_iommu_table(dev);
464 size = PAGE_ALIGN(size);
465 npages = size >> PAGE_SHIFT;
467 iommu_free(tbl, dma_handle, npages);
468 free_pages((unsigned long)vaddr, get_order(size));
471 static struct dma_map_ops calgary_dma_ops = {
472 .alloc_coherent = calgary_alloc_coherent,
473 .free_coherent = calgary_free_coherent,
474 .map_sg = calgary_map_sg,
475 .unmap_sg = calgary_unmap_sg,
476 .map_page = calgary_map_page,
477 .unmap_page = calgary_unmap_page,
480 static inline void __iomem * busno_to_bbar(unsigned char num)
482 return bus_info[num].bbar;
485 static inline int busno_to_phbid(unsigned char num)
487 return bus_info[num].phbid;
490 static inline unsigned long split_queue_offset(unsigned char num)
492 size_t idx = busno_to_phbid(num);
494 return split_queue_offsets[idx];
497 static inline unsigned long tar_offset(unsigned char num)
499 size_t idx = busno_to_phbid(num);
501 return tar_offsets[idx];
504 static inline unsigned long phb_offset(unsigned char num)
506 size_t idx = busno_to_phbid(num);
508 return phb_offsets[idx];
511 static inline void __iomem* calgary_reg(void __iomem *bar, unsigned long offset)
513 unsigned long target = ((unsigned long)bar) | offset;
514 return (void __iomem*)target;
517 static inline int is_calioc2(unsigned short device)
519 return (device == PCI_DEVICE_ID_IBM_CALIOC2);
522 static inline int is_calgary(unsigned short device)
524 return (device == PCI_DEVICE_ID_IBM_CALGARY);
527 static inline int is_cal_pci_dev(unsigned short device)
529 return (is_calgary(device) || is_calioc2(device));
532 static void calgary_tce_cache_blast(struct iommu_table *tbl)
534 u64 val;
535 u32 aer;
536 int i = 0;
537 void __iomem *bbar = tbl->bbar;
538 void __iomem *target;
540 /* disable arbitration on the bus */
541 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
542 aer = readl(target);
543 writel(0, target);
545 /* read plssr to ensure it got there */
546 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
547 val = readl(target);
549 /* poll split queues until all DMA activity is done */
550 target = calgary_reg(bbar, split_queue_offset(tbl->it_busno));
551 do {
552 val = readq(target);
553 i++;
554 } while ((val & 0xff) != 0xff && i < 100);
555 if (i == 100)
556 printk(KERN_WARNING "Calgary: PCI bus not quiesced, "
557 "continuing anyway\n");
559 /* invalidate TCE cache */
560 target = calgary_reg(bbar, tar_offset(tbl->it_busno));
561 writeq(tbl->tar_val, target);
563 /* enable arbitration */
564 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
565 writel(aer, target);
566 (void)readl(target); /* flush */
569 static void calioc2_tce_cache_blast(struct iommu_table *tbl)
571 void __iomem *bbar = tbl->bbar;
572 void __iomem *target;
573 u64 val64;
574 u32 val;
575 int i = 0;
576 int count = 1;
577 unsigned char bus = tbl->it_busno;
579 begin:
580 printk(KERN_DEBUG "Calgary: CalIOC2 bus 0x%x entering tce cache blast "
581 "sequence - count %d\n", bus, count);
583 /* 1. using the Page Migration Control reg set SoftStop */
584 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
585 val = be32_to_cpu(readl(target));
586 printk(KERN_DEBUG "1a. read 0x%x [LE] from %p\n", val, target);
587 val |= PMR_SOFTSTOP;
588 printk(KERN_DEBUG "1b. writing 0x%x [LE] to %p\n", val, target);
589 writel(cpu_to_be32(val), target);
591 /* 2. poll split queues until all DMA activity is done */
592 printk(KERN_DEBUG "2a. starting to poll split queues\n");
593 target = calgary_reg(bbar, split_queue_offset(bus));
594 do {
595 val64 = readq(target);
596 i++;
597 } while ((val64 & 0xff) != 0xff && i < 100);
598 if (i == 100)
599 printk(KERN_WARNING "CalIOC2: PCI bus not quiesced, "
600 "continuing anyway\n");
602 /* 3. poll Page Migration DEBUG for SoftStopFault */
603 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
604 val = be32_to_cpu(readl(target));
605 printk(KERN_DEBUG "3. read 0x%x [LE] from %p\n", val, target);
607 /* 4. if SoftStopFault - goto (1) */
608 if (val & PMR_SOFTSTOPFAULT) {
609 if (++count < 100)
610 goto begin;
611 else {
612 printk(KERN_WARNING "CalIOC2: too many SoftStopFaults, "
613 "aborting TCE cache flush sequence!\n");
614 return; /* pray for the best */
618 /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
619 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
620 printk(KERN_DEBUG "5a. slamming into HardStop by reading %p\n", target);
621 val = be32_to_cpu(readl(target));
622 printk(KERN_DEBUG "5b. read 0x%x [LE] from %p\n", val, target);
623 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
624 val = be32_to_cpu(readl(target));
625 printk(KERN_DEBUG "5c. read 0x%x [LE] from %p (debug)\n", val, target);
627 /* 6. invalidate TCE cache */
628 printk(KERN_DEBUG "6. invalidating TCE cache\n");
629 target = calgary_reg(bbar, tar_offset(bus));
630 writeq(tbl->tar_val, target);
632 /* 7. Re-read PMCR */
633 printk(KERN_DEBUG "7a. Re-reading PMCR\n");
634 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
635 val = be32_to_cpu(readl(target));
636 printk(KERN_DEBUG "7b. read 0x%x [LE] from %p\n", val, target);
638 /* 8. Remove HardStop */
639 printk(KERN_DEBUG "8a. removing HardStop from PMCR\n");
640 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
641 val = 0;
642 printk(KERN_DEBUG "8b. writing 0x%x [LE] to %p\n", val, target);
643 writel(cpu_to_be32(val), target);
644 val = be32_to_cpu(readl(target));
645 printk(KERN_DEBUG "8c. read 0x%x [LE] from %p\n", val, target);
648 static void __init calgary_reserve_mem_region(struct pci_dev *dev, u64 start,
649 u64 limit)
651 unsigned int numpages;
653 limit = limit | 0xfffff;
654 limit++;
656 numpages = ((limit - start) >> PAGE_SHIFT);
657 iommu_range_reserve(pci_iommu(dev->bus), start, numpages);
660 static void __init calgary_reserve_peripheral_mem_1(struct pci_dev *dev)
662 void __iomem *target;
663 u64 low, high, sizelow;
664 u64 start, limit;
665 struct iommu_table *tbl = pci_iommu(dev->bus);
666 unsigned char busnum = dev->bus->number;
667 void __iomem *bbar = tbl->bbar;
669 /* peripheral MEM_1 region */
670 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_LOW);
671 low = be32_to_cpu(readl(target));
672 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_HIGH);
673 high = be32_to_cpu(readl(target));
674 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_SIZE);
675 sizelow = be32_to_cpu(readl(target));
677 start = (high << 32) | low;
678 limit = sizelow;
680 calgary_reserve_mem_region(dev, start, limit);
683 static void __init calgary_reserve_peripheral_mem_2(struct pci_dev *dev)
685 void __iomem *target;
686 u32 val32;
687 u64 low, high, sizelow, sizehigh;
688 u64 start, limit;
689 struct iommu_table *tbl = pci_iommu(dev->bus);
690 unsigned char busnum = dev->bus->number;
691 void __iomem *bbar = tbl->bbar;
693 /* is it enabled? */
694 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
695 val32 = be32_to_cpu(readl(target));
696 if (!(val32 & PHB_MEM2_ENABLE))
697 return;
699 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_LOW);
700 low = be32_to_cpu(readl(target));
701 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_HIGH);
702 high = be32_to_cpu(readl(target));
703 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_LOW);
704 sizelow = be32_to_cpu(readl(target));
705 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_HIGH);
706 sizehigh = be32_to_cpu(readl(target));
708 start = (high << 32) | low;
709 limit = (sizehigh << 32) | sizelow;
711 calgary_reserve_mem_region(dev, start, limit);
715 * some regions of the IO address space do not get translated, so we
716 * must not give devices IO addresses in those regions. The regions
717 * are the 640KB-1MB region and the two PCI peripheral memory holes.
718 * Reserve all of them in the IOMMU bitmap to avoid giving them out
719 * later.
721 static void __init calgary_reserve_regions(struct pci_dev *dev)
723 unsigned int npages;
724 u64 start;
725 struct iommu_table *tbl = pci_iommu(dev->bus);
727 /* reserve EMERGENCY_PAGES from bad_dma_address and up */
728 iommu_range_reserve(tbl, DMA_ERROR_CODE, EMERGENCY_PAGES);
730 /* avoid the BIOS/VGA first 640KB-1MB region */
731 /* for CalIOC2 - avoid the entire first MB */
732 if (is_calgary(dev->device)) {
733 start = (640 * 1024);
734 npages = ((1024 - 640) * 1024) >> PAGE_SHIFT;
735 } else { /* calioc2 */
736 start = 0;
737 npages = (1 * 1024 * 1024) >> PAGE_SHIFT;
739 iommu_range_reserve(tbl, start, npages);
741 /* reserve the two PCI peripheral memory regions in IO space */
742 calgary_reserve_peripheral_mem_1(dev);
743 calgary_reserve_peripheral_mem_2(dev);
746 static int __init calgary_setup_tar(struct pci_dev *dev, void __iomem *bbar)
748 u64 val64;
749 u64 table_phys;
750 void __iomem *target;
751 int ret;
752 struct iommu_table *tbl;
754 /* build TCE tables for each PHB */
755 ret = build_tce_table(dev, bbar);
756 if (ret)
757 return ret;
759 tbl = pci_iommu(dev->bus);
760 tbl->it_base = (unsigned long)bus_info[dev->bus->number].tce_space;
762 if (is_kdump_kernel())
763 calgary_init_bitmap_from_tce_table(tbl);
764 else
765 tce_free(tbl, 0, tbl->it_size);
767 if (is_calgary(dev->device))
768 tbl->chip_ops = &calgary_chip_ops;
769 else if (is_calioc2(dev->device))
770 tbl->chip_ops = &calioc2_chip_ops;
771 else
772 BUG();
774 calgary_reserve_regions(dev);
776 /* set TARs for each PHB */
777 target = calgary_reg(bbar, tar_offset(dev->bus->number));
778 val64 = be64_to_cpu(readq(target));
780 /* zero out all TAR bits under sw control */
781 val64 &= ~TAR_SW_BITS;
782 table_phys = (u64)__pa(tbl->it_base);
784 val64 |= table_phys;
786 BUG_ON(specified_table_size > TCE_TABLE_SIZE_8M);
787 val64 |= (u64) specified_table_size;
789 tbl->tar_val = cpu_to_be64(val64);
791 writeq(tbl->tar_val, target);
792 readq(target); /* flush */
794 return 0;
797 static void __init calgary_free_bus(struct pci_dev *dev)
799 u64 val64;
800 struct iommu_table *tbl = pci_iommu(dev->bus);
801 void __iomem *target;
802 unsigned int bitmapsz;
804 target = calgary_reg(tbl->bbar, tar_offset(dev->bus->number));
805 val64 = be64_to_cpu(readq(target));
806 val64 &= ~TAR_SW_BITS;
807 writeq(cpu_to_be64(val64), target);
808 readq(target); /* flush */
810 bitmapsz = tbl->it_size / BITS_PER_BYTE;
811 free_pages((unsigned long)tbl->it_map, get_order(bitmapsz));
812 tbl->it_map = NULL;
814 kfree(tbl);
816 set_pci_iommu(dev->bus, NULL);
818 /* Can't free bootmem allocated memory after system is up :-( */
819 bus_info[dev->bus->number].tce_space = NULL;
822 static void calgary_dump_error_regs(struct iommu_table *tbl)
824 void __iomem *bbar = tbl->bbar;
825 void __iomem *target;
826 u32 csr, plssr;
828 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
829 csr = be32_to_cpu(readl(target));
831 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
832 plssr = be32_to_cpu(readl(target));
834 /* If no error, the agent ID in the CSR is not valid */
835 printk(KERN_EMERG "Calgary: DMA error on Calgary PHB 0x%x, "
836 "0x%08x@CSR 0x%08x@PLSSR\n", tbl->it_busno, csr, plssr);
839 static void calioc2_dump_error_regs(struct iommu_table *tbl)
841 void __iomem *bbar = tbl->bbar;
842 u32 csr, csmr, plssr, mck, rcstat;
843 void __iomem *target;
844 unsigned long phboff = phb_offset(tbl->it_busno);
845 unsigned long erroff;
846 u32 errregs[7];
847 int i;
849 /* dump CSR */
850 target = calgary_reg(bbar, phboff | PHB_CSR_OFFSET);
851 csr = be32_to_cpu(readl(target));
852 /* dump PLSSR */
853 target = calgary_reg(bbar, phboff | PHB_PLSSR_OFFSET);
854 plssr = be32_to_cpu(readl(target));
855 /* dump CSMR */
856 target = calgary_reg(bbar, phboff | 0x290);
857 csmr = be32_to_cpu(readl(target));
858 /* dump mck */
859 target = calgary_reg(bbar, phboff | 0x800);
860 mck = be32_to_cpu(readl(target));
862 printk(KERN_EMERG "Calgary: DMA error on CalIOC2 PHB 0x%x\n",
863 tbl->it_busno);
865 printk(KERN_EMERG "Calgary: 0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
866 csr, plssr, csmr, mck);
868 /* dump rest of error regs */
869 printk(KERN_EMERG "Calgary: ");
870 for (i = 0; i < ARRAY_SIZE(errregs); i++) {
871 /* err regs are at 0x810 - 0x870 */
872 erroff = (0x810 + (i * 0x10));
873 target = calgary_reg(bbar, phboff | erroff);
874 errregs[i] = be32_to_cpu(readl(target));
875 printk("0x%08x@0x%lx ", errregs[i], erroff);
877 printk("\n");
879 /* root complex status */
880 target = calgary_reg(bbar, phboff | PHB_ROOT_COMPLEX_STATUS);
881 rcstat = be32_to_cpu(readl(target));
882 printk(KERN_EMERG "Calgary: 0x%08x@0x%x\n", rcstat,
883 PHB_ROOT_COMPLEX_STATUS);
886 static void calgary_watchdog(unsigned long data)
888 struct pci_dev *dev = (struct pci_dev *)data;
889 struct iommu_table *tbl = pci_iommu(dev->bus);
890 void __iomem *bbar = tbl->bbar;
891 u32 val32;
892 void __iomem *target;
894 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
895 val32 = be32_to_cpu(readl(target));
897 /* If no error, the agent ID in the CSR is not valid */
898 if (val32 & CSR_AGENT_MASK) {
899 tbl->chip_ops->dump_error_regs(tbl);
901 /* reset error */
902 writel(0, target);
904 /* Disable bus that caused the error */
905 target = calgary_reg(bbar, phb_offset(tbl->it_busno) |
906 PHB_CONFIG_RW_OFFSET);
907 val32 = be32_to_cpu(readl(target));
908 val32 |= PHB_SLOT_DISABLE;
909 writel(cpu_to_be32(val32), target);
910 readl(target); /* flush */
911 } else {
912 /* Reset the timer */
913 mod_timer(&tbl->watchdog_timer, jiffies + 2 * HZ);
917 static void __init calgary_set_split_completion_timeout(void __iomem *bbar,
918 unsigned char busnum, unsigned long timeout)
920 u64 val64;
921 void __iomem *target;
922 unsigned int phb_shift = ~0; /* silence gcc */
923 u64 mask;
925 switch (busno_to_phbid(busnum)) {
926 case 0: phb_shift = (63 - 19);
927 break;
928 case 1: phb_shift = (63 - 23);
929 break;
930 case 2: phb_shift = (63 - 27);
931 break;
932 case 3: phb_shift = (63 - 35);
933 break;
934 default:
935 BUG_ON(busno_to_phbid(busnum));
938 target = calgary_reg(bbar, CALGARY_CONFIG_REG);
939 val64 = be64_to_cpu(readq(target));
941 /* zero out this PHB's timer bits */
942 mask = ~(0xFUL << phb_shift);
943 val64 &= mask;
944 val64 |= (timeout << phb_shift);
945 writeq(cpu_to_be64(val64), target);
946 readq(target); /* flush */
949 static void __init calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
951 unsigned char busnum = dev->bus->number;
952 void __iomem *bbar = tbl->bbar;
953 void __iomem *target;
954 u32 val;
957 * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
959 target = calgary_reg(bbar, phb_offset(busnum) | PHB_SAVIOR_L2);
960 val = cpu_to_be32(readl(target));
961 val |= 0x00800000;
962 writel(cpu_to_be32(val), target);
965 static void __init calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
967 unsigned char busnum = dev->bus->number;
970 * Give split completion a longer timeout on bus 1 for aic94xx
971 * http://bugzilla.kernel.org/show_bug.cgi?id=7180
973 if (is_calgary(dev->device) && (busnum == 1))
974 calgary_set_split_completion_timeout(tbl->bbar, busnum,
975 CCR_2SEC_TIMEOUT);
978 static void __init calgary_enable_translation(struct pci_dev *dev)
980 u32 val32;
981 unsigned char busnum;
982 void __iomem *target;
983 void __iomem *bbar;
984 struct iommu_table *tbl;
986 busnum = dev->bus->number;
987 tbl = pci_iommu(dev->bus);
988 bbar = tbl->bbar;
990 /* enable TCE in PHB Config Register */
991 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
992 val32 = be32_to_cpu(readl(target));
993 val32 |= PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE;
995 printk(KERN_INFO "Calgary: enabling translation on %s PHB %#x\n",
996 (dev->device == PCI_DEVICE_ID_IBM_CALGARY) ?
997 "Calgary" : "CalIOC2", busnum);
998 printk(KERN_INFO "Calgary: errant DMAs will now be prevented on this "
999 "bus.\n");
1001 writel(cpu_to_be32(val32), target);
1002 readl(target); /* flush */
1004 init_timer(&tbl->watchdog_timer);
1005 tbl->watchdog_timer.function = &calgary_watchdog;
1006 tbl->watchdog_timer.data = (unsigned long)dev;
1007 mod_timer(&tbl->watchdog_timer, jiffies);
1010 static void __init calgary_disable_translation(struct pci_dev *dev)
1012 u32 val32;
1013 unsigned char busnum;
1014 void __iomem *target;
1015 void __iomem *bbar;
1016 struct iommu_table *tbl;
1018 busnum = dev->bus->number;
1019 tbl = pci_iommu(dev->bus);
1020 bbar = tbl->bbar;
1022 /* disable TCE in PHB Config Register */
1023 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1024 val32 = be32_to_cpu(readl(target));
1025 val32 &= ~(PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE);
1027 printk(KERN_INFO "Calgary: disabling translation on PHB %#x!\n", busnum);
1028 writel(cpu_to_be32(val32), target);
1029 readl(target); /* flush */
1031 del_timer_sync(&tbl->watchdog_timer);
1034 static void __init calgary_init_one_nontraslated(struct pci_dev *dev)
1036 pci_dev_get(dev);
1037 set_pci_iommu(dev->bus, NULL);
1039 /* is the device behind a bridge? */
1040 if (dev->bus->parent)
1041 dev->bus->parent->self = dev;
1042 else
1043 dev->bus->self = dev;
1046 static int __init calgary_init_one(struct pci_dev *dev)
1048 void __iomem *bbar;
1049 struct iommu_table *tbl;
1050 int ret;
1052 BUG_ON(dev->bus->number >= MAX_PHB_BUS_NUM);
1054 bbar = busno_to_bbar(dev->bus->number);
1055 ret = calgary_setup_tar(dev, bbar);
1056 if (ret)
1057 goto done;
1059 pci_dev_get(dev);
1061 if (dev->bus->parent) {
1062 if (dev->bus->parent->self)
1063 printk(KERN_WARNING "Calgary: IEEEE, dev %p has "
1064 "bus->parent->self!\n", dev);
1065 dev->bus->parent->self = dev;
1066 } else
1067 dev->bus->self = dev;
1069 tbl = pci_iommu(dev->bus);
1070 tbl->chip_ops->handle_quirks(tbl, dev);
1072 calgary_enable_translation(dev);
1074 return 0;
1076 done:
1077 return ret;
1080 static int __init calgary_locate_bbars(void)
1082 int ret;
1083 int rioidx, phb, bus;
1084 void __iomem *bbar;
1085 void __iomem *target;
1086 unsigned long offset;
1087 u8 start_bus, end_bus;
1088 u32 val;
1090 ret = -ENODATA;
1091 for (rioidx = 0; rioidx < rio_table_hdr->num_rio_dev; rioidx++) {
1092 struct rio_detail *rio = rio_devs[rioidx];
1094 if ((rio->type != COMPAT_CALGARY) && (rio->type != ALT_CALGARY))
1095 continue;
1097 /* map entire 1MB of Calgary config space */
1098 bbar = ioremap_nocache(rio->BBAR, 1024 * 1024);
1099 if (!bbar)
1100 goto error;
1102 for (phb = 0; phb < PHBS_PER_CALGARY; phb++) {
1103 offset = phb_debug_offsets[phb] | PHB_DEBUG_STUFF_OFFSET;
1104 target = calgary_reg(bbar, offset);
1106 val = be32_to_cpu(readl(target));
1108 start_bus = (u8)((val & 0x00FF0000) >> 16);
1109 end_bus = (u8)((val & 0x0000FF00) >> 8);
1111 if (end_bus) {
1112 for (bus = start_bus; bus <= end_bus; bus++) {
1113 bus_info[bus].bbar = bbar;
1114 bus_info[bus].phbid = phb;
1116 } else {
1117 bus_info[start_bus].bbar = bbar;
1118 bus_info[start_bus].phbid = phb;
1123 return 0;
1125 error:
1126 /* scan bus_info and iounmap any bbars we previously ioremap'd */
1127 for (bus = 0; bus < ARRAY_SIZE(bus_info); bus++)
1128 if (bus_info[bus].bbar)
1129 iounmap(bus_info[bus].bbar);
1131 return ret;
1134 static int __init calgary_init(void)
1136 int ret;
1137 struct pci_dev *dev = NULL;
1138 struct calgary_bus_info *info;
1140 ret = calgary_locate_bbars();
1141 if (ret)
1142 return ret;
1144 /* Purely for kdump kernel case */
1145 if (is_kdump_kernel())
1146 get_tce_space_from_tar();
1148 do {
1149 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1150 if (!dev)
1151 break;
1152 if (!is_cal_pci_dev(dev->device))
1153 continue;
1155 info = &bus_info[dev->bus->number];
1156 if (info->translation_disabled) {
1157 calgary_init_one_nontraslated(dev);
1158 continue;
1161 if (!info->tce_space && !translate_empty_slots)
1162 continue;
1164 ret = calgary_init_one(dev);
1165 if (ret)
1166 goto error;
1167 } while (1);
1169 dev = NULL;
1170 for_each_pci_dev(dev) {
1171 struct iommu_table *tbl;
1173 tbl = find_iommu_table(&dev->dev);
1175 if (translation_enabled(tbl))
1176 dev->dev.archdata.dma_ops = &calgary_dma_ops;
1179 return ret;
1181 error:
1182 do {
1183 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1184 if (!dev)
1185 break;
1186 if (!is_cal_pci_dev(dev->device))
1187 continue;
1189 info = &bus_info[dev->bus->number];
1190 if (info->translation_disabled) {
1191 pci_dev_put(dev);
1192 continue;
1194 if (!info->tce_space && !translate_empty_slots)
1195 continue;
1197 calgary_disable_translation(dev);
1198 calgary_free_bus(dev);
1199 pci_dev_put(dev); /* Undo calgary_init_one()'s pci_dev_get() */
1200 dev->dev.archdata.dma_ops = NULL;
1201 } while (1);
1203 return ret;
1206 static inline int __init determine_tce_table_size(u64 ram)
1208 int ret;
1210 if (specified_table_size != TCE_TABLE_SIZE_UNSPECIFIED)
1211 return specified_table_size;
1214 * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
1215 * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
1216 * larger table size has twice as many entries, so shift the
1217 * max ram address by 13 to divide by 8K and then look at the
1218 * order of the result to choose between 0-7.
1220 ret = get_order(ram >> 13);
1221 if (ret > TCE_TABLE_SIZE_8M)
1222 ret = TCE_TABLE_SIZE_8M;
1224 return ret;
1227 static int __init build_detail_arrays(void)
1229 unsigned long ptr;
1230 unsigned numnodes, i;
1231 int scal_detail_size, rio_detail_size;
1233 numnodes = rio_table_hdr->num_scal_dev;
1234 if (numnodes > MAX_NUMNODES){
1235 printk(KERN_WARNING
1236 "Calgary: MAX_NUMNODES too low! Defined as %d, "
1237 "but system has %d nodes.\n",
1238 MAX_NUMNODES, numnodes);
1239 return -ENODEV;
1242 switch (rio_table_hdr->version){
1243 case 2:
1244 scal_detail_size = 11;
1245 rio_detail_size = 13;
1246 break;
1247 case 3:
1248 scal_detail_size = 12;
1249 rio_detail_size = 15;
1250 break;
1251 default:
1252 printk(KERN_WARNING
1253 "Calgary: Invalid Rio Grande Table Version: %d\n",
1254 rio_table_hdr->version);
1255 return -EPROTO;
1258 ptr = ((unsigned long)rio_table_hdr) + 3;
1259 for (i = 0; i < numnodes; i++, ptr += scal_detail_size)
1260 scal_devs[i] = (struct scal_detail *)ptr;
1262 for (i = 0; i < rio_table_hdr->num_rio_dev;
1263 i++, ptr += rio_detail_size)
1264 rio_devs[i] = (struct rio_detail *)ptr;
1266 return 0;
1269 static int __init calgary_bus_has_devices(int bus, unsigned short pci_dev)
1271 int dev;
1272 u32 val;
1274 if (pci_dev == PCI_DEVICE_ID_IBM_CALIOC2) {
1276 * FIXME: properly scan for devices accross the
1277 * PCI-to-PCI bridge on every CalIOC2 port.
1279 return 1;
1282 for (dev = 1; dev < 8; dev++) {
1283 val = read_pci_config(bus, dev, 0, 0);
1284 if (val != 0xffffffff)
1285 break;
1287 return (val != 0xffffffff);
1291 * calgary_init_bitmap_from_tce_table():
1292 * Funtion for kdump case. In the second/kdump kernel initialize
1293 * the bitmap based on the tce table entries obtained from first kernel
1295 static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl)
1297 u64 *tp;
1298 unsigned int index;
1299 tp = ((u64 *)tbl->it_base);
1300 for (index = 0 ; index < tbl->it_size; index++) {
1301 if (*tp != 0x0)
1302 set_bit(index, tbl->it_map);
1303 tp++;
1308 * get_tce_space_from_tar():
1309 * Function for kdump case. Get the tce tables from first kernel
1310 * by reading the contents of the base adress register of calgary iommu
1312 static void __init get_tce_space_from_tar(void)
1314 int bus;
1315 void __iomem *target;
1316 unsigned long tce_space;
1318 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
1319 struct calgary_bus_info *info = &bus_info[bus];
1320 unsigned short pci_device;
1321 u32 val;
1323 val = read_pci_config(bus, 0, 0, 0);
1324 pci_device = (val & 0xFFFF0000) >> 16;
1326 if (!is_cal_pci_dev(pci_device))
1327 continue;
1328 if (info->translation_disabled)
1329 continue;
1331 if (calgary_bus_has_devices(bus, pci_device) ||
1332 translate_empty_slots) {
1333 target = calgary_reg(bus_info[bus].bbar,
1334 tar_offset(bus));
1335 tce_space = be64_to_cpu(readq(target));
1336 tce_space = tce_space & TAR_SW_BITS;
1338 tce_space = tce_space & (~specified_table_size);
1339 info->tce_space = (u64 *)__va(tce_space);
1342 return;
1345 static int __init calgary_iommu_init(void)
1347 int ret;
1349 /* ok, we're trying to use Calgary - let's roll */
1350 printk(KERN_INFO "PCI-DMA: Using Calgary IOMMU\n");
1352 ret = calgary_init();
1353 if (ret) {
1354 printk(KERN_ERR "PCI-DMA: Calgary init failed %d, "
1355 "falling back to no_iommu\n", ret);
1356 return ret;
1359 return 0;
1362 void __init detect_calgary(void)
1364 int bus;
1365 void *tbl;
1366 int calgary_found = 0;
1367 unsigned long ptr;
1368 unsigned int offset, prev_offset;
1369 int ret;
1372 * if the user specified iommu=off or iommu=soft or we found
1373 * another HW IOMMU already, bail out.
1375 if (no_iommu || iommu_detected)
1376 return;
1378 if (!use_calgary)
1379 return;
1381 if (!early_pci_allowed())
1382 return;
1384 printk(KERN_DEBUG "Calgary: detecting Calgary via BIOS EBDA area\n");
1386 ptr = (unsigned long)phys_to_virt(get_bios_ebda());
1388 rio_table_hdr = NULL;
1389 prev_offset = 0;
1390 offset = 0x180;
1392 * The next offset is stored in the 1st word.
1393 * Only parse up until the offset increases:
1395 while (offset > prev_offset) {
1396 /* The block id is stored in the 2nd word */
1397 if (*((unsigned short *)(ptr + offset + 2)) == 0x4752){
1398 /* set the pointer past the offset & block id */
1399 rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
1400 break;
1402 prev_offset = offset;
1403 offset = *((unsigned short *)(ptr + offset));
1405 if (!rio_table_hdr) {
1406 printk(KERN_DEBUG "Calgary: Unable to locate Rio Grande table "
1407 "in EBDA - bailing!\n");
1408 return;
1411 ret = build_detail_arrays();
1412 if (ret) {
1413 printk(KERN_DEBUG "Calgary: build_detail_arrays ret %d\n", ret);
1414 return;
1417 specified_table_size = determine_tce_table_size((is_kdump_kernel() ?
1418 saved_max_pfn : max_pfn) * PAGE_SIZE);
1420 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
1421 struct calgary_bus_info *info = &bus_info[bus];
1422 unsigned short pci_device;
1423 u32 val;
1425 val = read_pci_config(bus, 0, 0, 0);
1426 pci_device = (val & 0xFFFF0000) >> 16;
1428 if (!is_cal_pci_dev(pci_device))
1429 continue;
1431 if (info->translation_disabled)
1432 continue;
1434 if (calgary_bus_has_devices(bus, pci_device) ||
1435 translate_empty_slots) {
1437 * If it is kdump kernel, find and use tce tables
1438 * from first kernel, else allocate tce tables here
1440 if (!is_kdump_kernel()) {
1441 tbl = alloc_tce_table();
1442 if (!tbl)
1443 goto cleanup;
1444 info->tce_space = tbl;
1446 calgary_found = 1;
1450 printk(KERN_DEBUG "Calgary: finished detection, Calgary %s\n",
1451 calgary_found ? "found" : "not found");
1453 if (calgary_found) {
1454 iommu_detected = 1;
1455 calgary_detected = 1;
1456 printk(KERN_INFO "PCI-DMA: Calgary IOMMU detected.\n");
1457 printk(KERN_INFO "PCI-DMA: Calgary TCE table spec is %d\n",
1458 specified_table_size);
1460 x86_init.iommu.iommu_init = calgary_iommu_init;
1462 return;
1464 cleanup:
1465 for (--bus; bus >= 0; --bus) {
1466 struct calgary_bus_info *info = &bus_info[bus];
1468 if (info->tce_space)
1469 free_tce_table(info->tce_space);
1473 static int __init calgary_parse_options(char *p)
1475 unsigned int bridge;
1476 size_t len;
1477 char* endp;
1479 while (*p) {
1480 if (!strncmp(p, "64k", 3))
1481 specified_table_size = TCE_TABLE_SIZE_64K;
1482 else if (!strncmp(p, "128k", 4))
1483 specified_table_size = TCE_TABLE_SIZE_128K;
1484 else if (!strncmp(p, "256k", 4))
1485 specified_table_size = TCE_TABLE_SIZE_256K;
1486 else if (!strncmp(p, "512k", 4))
1487 specified_table_size = TCE_TABLE_SIZE_512K;
1488 else if (!strncmp(p, "1M", 2))
1489 specified_table_size = TCE_TABLE_SIZE_1M;
1490 else if (!strncmp(p, "2M", 2))
1491 specified_table_size = TCE_TABLE_SIZE_2M;
1492 else if (!strncmp(p, "4M", 2))
1493 specified_table_size = TCE_TABLE_SIZE_4M;
1494 else if (!strncmp(p, "8M", 2))
1495 specified_table_size = TCE_TABLE_SIZE_8M;
1497 len = strlen("translate_empty_slots");
1498 if (!strncmp(p, "translate_empty_slots", len))
1499 translate_empty_slots = 1;
1501 len = strlen("disable");
1502 if (!strncmp(p, "disable", len)) {
1503 p += len;
1504 if (*p == '=')
1505 ++p;
1506 if (*p == '\0')
1507 break;
1508 bridge = simple_strtoul(p, &endp, 0);
1509 if (p == endp)
1510 break;
1512 if (bridge < MAX_PHB_BUS_NUM) {
1513 printk(KERN_INFO "Calgary: disabling "
1514 "translation for PHB %#x\n", bridge);
1515 bus_info[bridge].translation_disabled = 1;
1519 p = strpbrk(p, ",");
1520 if (!p)
1521 break;
1523 p++; /* skip ',' */
1525 return 1;
1527 __setup("calgary=", calgary_parse_options);
1529 static void __init calgary_fixup_one_tce_space(struct pci_dev *dev)
1531 struct iommu_table *tbl;
1532 unsigned int npages;
1533 int i;
1535 tbl = pci_iommu(dev->bus);
1537 for (i = 0; i < 4; i++) {
1538 struct resource *r = &dev->resource[PCI_BRIDGE_RESOURCES + i];
1540 /* Don't give out TCEs that map MEM resources */
1541 if (!(r->flags & IORESOURCE_MEM))
1542 continue;
1544 /* 0-based? we reserve the whole 1st MB anyway */
1545 if (!r->start)
1546 continue;
1548 /* cover the whole region */
1549 npages = (r->end - r->start) >> PAGE_SHIFT;
1550 npages++;
1552 iommu_range_reserve(tbl, r->start, npages);
1556 static int __init calgary_fixup_tce_spaces(void)
1558 struct pci_dev *dev = NULL;
1559 struct calgary_bus_info *info;
1561 if (no_iommu || swiotlb || !calgary_detected)
1562 return -ENODEV;
1564 printk(KERN_DEBUG "Calgary: fixing up tce spaces\n");
1566 do {
1567 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1568 if (!dev)
1569 break;
1570 if (!is_cal_pci_dev(dev->device))
1571 continue;
1573 info = &bus_info[dev->bus->number];
1574 if (info->translation_disabled)
1575 continue;
1577 if (!info->tce_space)
1578 continue;
1580 calgary_fixup_one_tce_space(dev);
1582 } while (1);
1584 return 0;
1588 * We need to be call after pcibios_assign_resources (fs_initcall level)
1589 * and before device_initcall.
1591 rootfs_initcall(calgary_fixup_tce_spaces);