x86/amd-iommu: Add per IOMMU reference counting
[linux/fpc-iii.git] / arch / x86 / kvm / paging_tmpl.h
blob72558f8ff3f5a999a3f7192dd3117fe667d72098
1 /*
2 * Kernel-based Virtual Machine driver for Linux
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
7 * MMU support
9 * Copyright (C) 2006 Qumranet, Inc.
11 * Authors:
12 * Yaniv Kamay <yaniv@qumranet.com>
13 * Avi Kivity <avi@qumranet.com>
15 * This work is licensed under the terms of the GNU GPL, version 2. See
16 * the COPYING file in the top-level directory.
21 * We need the mmu code to access both 32-bit and 64-bit guest ptes,
22 * so the code in this file is compiled twice, once per pte size.
25 #if PTTYPE == 64
26 #define pt_element_t u64
27 #define guest_walker guest_walker64
28 #define FNAME(name) paging##64_##name
29 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
30 #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
31 #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
32 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
33 #define PT_LEVEL_MASK(level) PT64_LEVEL_MASK(level)
34 #define PT_LEVEL_BITS PT64_LEVEL_BITS
35 #ifdef CONFIG_X86_64
36 #define PT_MAX_FULL_LEVELS 4
37 #define CMPXCHG cmpxchg
38 #else
39 #define CMPXCHG cmpxchg64
40 #define PT_MAX_FULL_LEVELS 2
41 #endif
42 #elif PTTYPE == 32
43 #define pt_element_t u32
44 #define guest_walker guest_walker32
45 #define FNAME(name) paging##32_##name
46 #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
47 #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
48 #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
49 #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
50 #define PT_LEVEL_MASK(level) PT32_LEVEL_MASK(level)
51 #define PT_LEVEL_BITS PT32_LEVEL_BITS
52 #define PT_MAX_FULL_LEVELS 2
53 #define CMPXCHG cmpxchg
54 #else
55 #error Invalid PTTYPE value
56 #endif
58 #define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
59 #define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
62 * The guest_walker structure emulates the behavior of the hardware page
63 * table walker.
65 struct guest_walker {
66 int level;
67 gfn_t table_gfn[PT_MAX_FULL_LEVELS];
68 pt_element_t ptes[PT_MAX_FULL_LEVELS];
69 gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
70 unsigned pt_access;
71 unsigned pte_access;
72 gfn_t gfn;
73 u32 error_code;
76 static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
78 return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
81 static bool FNAME(cmpxchg_gpte)(struct kvm *kvm,
82 gfn_t table_gfn, unsigned index,
83 pt_element_t orig_pte, pt_element_t new_pte)
85 pt_element_t ret;
86 pt_element_t *table;
87 struct page *page;
89 page = gfn_to_page(kvm, table_gfn);
91 table = kmap_atomic(page, KM_USER0);
92 ret = CMPXCHG(&table[index], orig_pte, new_pte);
93 kunmap_atomic(table, KM_USER0);
95 kvm_release_page_dirty(page);
97 return (ret != orig_pte);
100 static unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, pt_element_t gpte)
102 unsigned access;
104 access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
105 #if PTTYPE == 64
106 if (is_nx(vcpu))
107 access &= ~(gpte >> PT64_NX_SHIFT);
108 #endif
109 return access;
113 * Fetch a guest pte for a guest virtual address
115 static int FNAME(walk_addr)(struct guest_walker *walker,
116 struct kvm_vcpu *vcpu, gva_t addr,
117 int write_fault, int user_fault, int fetch_fault)
119 pt_element_t pte;
120 gfn_t table_gfn;
121 unsigned index, pt_access, pte_access;
122 gpa_t pte_gpa;
123 int rsvd_fault = 0;
125 trace_kvm_mmu_pagetable_walk(addr, write_fault, user_fault,
126 fetch_fault);
127 walk:
128 walker->level = vcpu->arch.mmu.root_level;
129 pte = vcpu->arch.cr3;
130 #if PTTYPE == 64
131 if (!is_long_mode(vcpu)) {
132 pte = kvm_pdptr_read(vcpu, (addr >> 30) & 3);
133 trace_kvm_mmu_paging_element(pte, walker->level);
134 if (!is_present_gpte(pte))
135 goto not_present;
136 --walker->level;
138 #endif
139 ASSERT((!is_long_mode(vcpu) && is_pae(vcpu)) ||
140 (vcpu->arch.cr3 & CR3_NONPAE_RESERVED_BITS) == 0);
142 pt_access = ACC_ALL;
144 for (;;) {
145 index = PT_INDEX(addr, walker->level);
147 table_gfn = gpte_to_gfn(pte);
148 pte_gpa = gfn_to_gpa(table_gfn);
149 pte_gpa += index * sizeof(pt_element_t);
150 walker->table_gfn[walker->level - 1] = table_gfn;
151 walker->pte_gpa[walker->level - 1] = pte_gpa;
153 kvm_read_guest(vcpu->kvm, pte_gpa, &pte, sizeof(pte));
154 trace_kvm_mmu_paging_element(pte, walker->level);
156 if (!is_present_gpte(pte))
157 goto not_present;
159 rsvd_fault = is_rsvd_bits_set(vcpu, pte, walker->level);
160 if (rsvd_fault)
161 goto access_error;
163 if (write_fault && !is_writeble_pte(pte))
164 if (user_fault || is_write_protection(vcpu))
165 goto access_error;
167 if (user_fault && !(pte & PT_USER_MASK))
168 goto access_error;
170 #if PTTYPE == 64
171 if (fetch_fault && is_nx(vcpu) && (pte & PT64_NX_MASK))
172 goto access_error;
173 #endif
175 if (!(pte & PT_ACCESSED_MASK)) {
176 trace_kvm_mmu_set_accessed_bit(table_gfn, index,
177 sizeof(pte));
178 mark_page_dirty(vcpu->kvm, table_gfn);
179 if (FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn,
180 index, pte, pte|PT_ACCESSED_MASK))
181 goto walk;
182 pte |= PT_ACCESSED_MASK;
185 pte_access = pt_access & FNAME(gpte_access)(vcpu, pte);
187 walker->ptes[walker->level - 1] = pte;
189 if ((walker->level == PT_PAGE_TABLE_LEVEL) ||
190 ((walker->level == PT_DIRECTORY_LEVEL) &&
191 (pte & PT_PAGE_SIZE_MASK) &&
192 (PTTYPE == 64 || is_pse(vcpu))) ||
193 ((walker->level == PT_PDPE_LEVEL) &&
194 (pte & PT_PAGE_SIZE_MASK) &&
195 is_long_mode(vcpu))) {
196 int lvl = walker->level;
198 walker->gfn = gpte_to_gfn_lvl(pte, lvl);
199 walker->gfn += (addr & PT_LVL_OFFSET_MASK(lvl))
200 >> PAGE_SHIFT;
202 if (PTTYPE == 32 &&
203 walker->level == PT_DIRECTORY_LEVEL &&
204 is_cpuid_PSE36())
205 walker->gfn += pse36_gfn_delta(pte);
207 break;
210 pt_access = pte_access;
211 --walker->level;
214 if (write_fault && !is_dirty_gpte(pte)) {
215 bool ret;
217 trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
218 mark_page_dirty(vcpu->kvm, table_gfn);
219 ret = FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn, index, pte,
220 pte|PT_DIRTY_MASK);
221 if (ret)
222 goto walk;
223 pte |= PT_DIRTY_MASK;
224 walker->ptes[walker->level - 1] = pte;
227 walker->pt_access = pt_access;
228 walker->pte_access = pte_access;
229 pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
230 __func__, (u64)pte, pt_access, pte_access);
231 return 1;
233 not_present:
234 walker->error_code = 0;
235 goto err;
237 access_error:
238 walker->error_code = PFERR_PRESENT_MASK;
240 err:
241 if (write_fault)
242 walker->error_code |= PFERR_WRITE_MASK;
243 if (user_fault)
244 walker->error_code |= PFERR_USER_MASK;
245 if (fetch_fault)
246 walker->error_code |= PFERR_FETCH_MASK;
247 if (rsvd_fault)
248 walker->error_code |= PFERR_RSVD_MASK;
249 trace_kvm_mmu_walker_error(walker->error_code);
250 return 0;
253 static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *page,
254 u64 *spte, const void *pte)
256 pt_element_t gpte;
257 unsigned pte_access;
258 pfn_t pfn;
260 gpte = *(const pt_element_t *)pte;
261 if (~gpte & (PT_PRESENT_MASK | PT_ACCESSED_MASK)) {
262 if (!is_present_gpte(gpte))
263 __set_spte(spte, shadow_notrap_nonpresent_pte);
264 return;
266 pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
267 pte_access = page->role.access & FNAME(gpte_access)(vcpu, gpte);
268 if (gpte_to_gfn(gpte) != vcpu->arch.update_pte.gfn)
269 return;
270 pfn = vcpu->arch.update_pte.pfn;
271 if (is_error_pfn(pfn))
272 return;
273 if (mmu_notifier_retry(vcpu, vcpu->arch.update_pte.mmu_seq))
274 return;
275 kvm_get_pfn(pfn);
277 * we call mmu_set_spte() with reset_host_protection = true beacuse that
278 * vcpu->arch.update_pte.pfn was fetched from get_user_pages(write = 1).
280 mmu_set_spte(vcpu, spte, page->role.access, pte_access, 0, 0,
281 gpte & PT_DIRTY_MASK, NULL, PT_PAGE_TABLE_LEVEL,
282 gpte_to_gfn(gpte), pfn, true, true);
286 * Fetch a shadow pte for a specific level in the paging hierarchy.
288 static u64 *FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
289 struct guest_walker *gw,
290 int user_fault, int write_fault, int hlevel,
291 int *ptwrite, pfn_t pfn)
293 unsigned access = gw->pt_access;
294 struct kvm_mmu_page *shadow_page;
295 u64 spte, *sptep = NULL;
296 int direct;
297 gfn_t table_gfn;
298 int r;
299 int level;
300 pt_element_t curr_pte;
301 struct kvm_shadow_walk_iterator iterator;
303 if (!is_present_gpte(gw->ptes[gw->level - 1]))
304 return NULL;
306 for_each_shadow_entry(vcpu, addr, iterator) {
307 level = iterator.level;
308 sptep = iterator.sptep;
309 if (iterator.level == hlevel) {
310 mmu_set_spte(vcpu, sptep, access,
311 gw->pte_access & access,
312 user_fault, write_fault,
313 gw->ptes[gw->level-1] & PT_DIRTY_MASK,
314 ptwrite, level,
315 gw->gfn, pfn, false, true);
316 break;
319 if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep))
320 continue;
322 if (is_large_pte(*sptep)) {
323 rmap_remove(vcpu->kvm, sptep);
324 __set_spte(sptep, shadow_trap_nonpresent_pte);
325 kvm_flush_remote_tlbs(vcpu->kvm);
328 if (level <= gw->level) {
329 int delta = level - gw->level + 1;
330 direct = 1;
331 if (!is_dirty_gpte(gw->ptes[level - delta]))
332 access &= ~ACC_WRITE_MASK;
333 table_gfn = gpte_to_gfn(gw->ptes[level - delta]);
334 /* advance table_gfn when emulating 1gb pages with 4k */
335 if (delta == 0)
336 table_gfn += PT_INDEX(addr, level);
337 } else {
338 direct = 0;
339 table_gfn = gw->table_gfn[level - 2];
341 shadow_page = kvm_mmu_get_page(vcpu, table_gfn, addr, level-1,
342 direct, access, sptep);
343 if (!direct) {
344 r = kvm_read_guest_atomic(vcpu->kvm,
345 gw->pte_gpa[level - 2],
346 &curr_pte, sizeof(curr_pte));
347 if (r || curr_pte != gw->ptes[level - 2]) {
348 kvm_mmu_put_page(shadow_page, sptep);
349 kvm_release_pfn_clean(pfn);
350 sptep = NULL;
351 break;
355 spte = __pa(shadow_page->spt)
356 | PT_PRESENT_MASK | PT_ACCESSED_MASK
357 | PT_WRITABLE_MASK | PT_USER_MASK;
358 *sptep = spte;
361 return sptep;
365 * Page fault handler. There are several causes for a page fault:
366 * - there is no shadow pte for the guest pte
367 * - write access through a shadow pte marked read only so that we can set
368 * the dirty bit
369 * - write access to a shadow pte marked read only so we can update the page
370 * dirty bitmap, when userspace requests it
371 * - mmio access; in this case we will never install a present shadow pte
372 * - normal guest page fault due to the guest pte marked not present, not
373 * writable, or not executable
375 * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
376 * a negative value on error.
378 static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr,
379 u32 error_code)
381 int write_fault = error_code & PFERR_WRITE_MASK;
382 int user_fault = error_code & PFERR_USER_MASK;
383 int fetch_fault = error_code & PFERR_FETCH_MASK;
384 struct guest_walker walker;
385 u64 *sptep;
386 int write_pt = 0;
387 int r;
388 pfn_t pfn;
389 int level = PT_PAGE_TABLE_LEVEL;
390 unsigned long mmu_seq;
392 pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
393 kvm_mmu_audit(vcpu, "pre page fault");
395 r = mmu_topup_memory_caches(vcpu);
396 if (r)
397 return r;
400 * Look up the guest pte for the faulting address.
402 r = FNAME(walk_addr)(&walker, vcpu, addr, write_fault, user_fault,
403 fetch_fault);
406 * The page is not mapped by the guest. Let the guest handle it.
408 if (!r) {
409 pgprintk("%s: guest page fault\n", __func__);
410 inject_page_fault(vcpu, addr, walker.error_code);
411 vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
412 return 0;
415 if (walker.level >= PT_DIRECTORY_LEVEL) {
416 level = min(walker.level, mapping_level(vcpu, walker.gfn));
417 walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
420 mmu_seq = vcpu->kvm->mmu_notifier_seq;
421 smp_rmb();
422 pfn = gfn_to_pfn(vcpu->kvm, walker.gfn);
424 /* mmio */
425 if (is_error_pfn(pfn)) {
426 pgprintk("gfn %lx is mmio\n", walker.gfn);
427 kvm_release_pfn_clean(pfn);
428 return 1;
431 spin_lock(&vcpu->kvm->mmu_lock);
432 if (mmu_notifier_retry(vcpu, mmu_seq))
433 goto out_unlock;
434 kvm_mmu_free_some_pages(vcpu);
435 sptep = FNAME(fetch)(vcpu, addr, &walker, user_fault, write_fault,
436 level, &write_pt, pfn);
437 pgprintk("%s: shadow pte %p %llx ptwrite %d\n", __func__,
438 sptep, *sptep, write_pt);
440 if (!write_pt)
441 vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
443 ++vcpu->stat.pf_fixed;
444 kvm_mmu_audit(vcpu, "post page fault (fixed)");
445 spin_unlock(&vcpu->kvm->mmu_lock);
447 return write_pt;
449 out_unlock:
450 spin_unlock(&vcpu->kvm->mmu_lock);
451 kvm_release_pfn_clean(pfn);
452 return 0;
455 static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva)
457 struct kvm_shadow_walk_iterator iterator;
458 pt_element_t gpte;
459 gpa_t pte_gpa = -1;
460 int level;
461 u64 *sptep;
462 int need_flush = 0;
464 spin_lock(&vcpu->kvm->mmu_lock);
466 for_each_shadow_entry(vcpu, gva, iterator) {
467 level = iterator.level;
468 sptep = iterator.sptep;
470 /* FIXME: properly handle invlpg on large guest pages */
471 if (level == PT_PAGE_TABLE_LEVEL ||
472 ((level == PT_DIRECTORY_LEVEL && is_large_pte(*sptep))) ||
473 ((level == PT_PDPE_LEVEL && is_large_pte(*sptep)))) {
474 struct kvm_mmu_page *sp = page_header(__pa(sptep));
476 pte_gpa = (sp->gfn << PAGE_SHIFT);
477 pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
479 if (is_shadow_present_pte(*sptep)) {
480 rmap_remove(vcpu->kvm, sptep);
481 if (is_large_pte(*sptep))
482 --vcpu->kvm->stat.lpages;
483 need_flush = 1;
485 __set_spte(sptep, shadow_trap_nonpresent_pte);
486 break;
489 if (!is_shadow_present_pte(*sptep))
490 break;
493 if (need_flush)
494 kvm_flush_remote_tlbs(vcpu->kvm);
495 spin_unlock(&vcpu->kvm->mmu_lock);
497 if (pte_gpa == -1)
498 return;
499 if (kvm_read_guest_atomic(vcpu->kvm, pte_gpa, &gpte,
500 sizeof(pt_element_t)))
501 return;
502 if (is_present_gpte(gpte) && (gpte & PT_ACCESSED_MASK)) {
503 if (mmu_topup_memory_caches(vcpu))
504 return;
505 kvm_mmu_pte_write(vcpu, pte_gpa, (const u8 *)&gpte,
506 sizeof(pt_element_t), 0);
510 static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr)
512 struct guest_walker walker;
513 gpa_t gpa = UNMAPPED_GVA;
514 int r;
516 r = FNAME(walk_addr)(&walker, vcpu, vaddr, 0, 0, 0);
518 if (r) {
519 gpa = gfn_to_gpa(walker.gfn);
520 gpa |= vaddr & ~PAGE_MASK;
523 return gpa;
526 static void FNAME(prefetch_page)(struct kvm_vcpu *vcpu,
527 struct kvm_mmu_page *sp)
529 int i, j, offset, r;
530 pt_element_t pt[256 / sizeof(pt_element_t)];
531 gpa_t pte_gpa;
533 if (sp->role.direct
534 || (PTTYPE == 32 && sp->role.level > PT_PAGE_TABLE_LEVEL)) {
535 nonpaging_prefetch_page(vcpu, sp);
536 return;
539 pte_gpa = gfn_to_gpa(sp->gfn);
540 if (PTTYPE == 32) {
541 offset = sp->role.quadrant << PT64_LEVEL_BITS;
542 pte_gpa += offset * sizeof(pt_element_t);
545 for (i = 0; i < PT64_ENT_PER_PAGE; i += ARRAY_SIZE(pt)) {
546 r = kvm_read_guest_atomic(vcpu->kvm, pte_gpa, pt, sizeof pt);
547 pte_gpa += ARRAY_SIZE(pt) * sizeof(pt_element_t);
548 for (j = 0; j < ARRAY_SIZE(pt); ++j)
549 if (r || is_present_gpte(pt[j]))
550 sp->spt[i+j] = shadow_trap_nonpresent_pte;
551 else
552 sp->spt[i+j] = shadow_notrap_nonpresent_pte;
557 * Using the cached information from sp->gfns is safe because:
558 * - The spte has a reference to the struct page, so the pfn for a given gfn
559 * can't change unless all sptes pointing to it are nuked first.
560 * - Alias changes zap the entire shadow cache.
562 static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
564 int i, offset, nr_present;
565 bool reset_host_protection;
567 offset = nr_present = 0;
569 if (PTTYPE == 32)
570 offset = sp->role.quadrant << PT64_LEVEL_BITS;
572 for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
573 unsigned pte_access;
574 pt_element_t gpte;
575 gpa_t pte_gpa;
576 gfn_t gfn = sp->gfns[i];
578 if (!is_shadow_present_pte(sp->spt[i]))
579 continue;
581 pte_gpa = gfn_to_gpa(sp->gfn);
582 pte_gpa += (i+offset) * sizeof(pt_element_t);
584 if (kvm_read_guest_atomic(vcpu->kvm, pte_gpa, &gpte,
585 sizeof(pt_element_t)))
586 return -EINVAL;
588 if (gpte_to_gfn(gpte) != gfn || !is_present_gpte(gpte) ||
589 !(gpte & PT_ACCESSED_MASK)) {
590 u64 nonpresent;
592 rmap_remove(vcpu->kvm, &sp->spt[i]);
593 if (is_present_gpte(gpte))
594 nonpresent = shadow_trap_nonpresent_pte;
595 else
596 nonpresent = shadow_notrap_nonpresent_pte;
597 __set_spte(&sp->spt[i], nonpresent);
598 continue;
601 nr_present++;
602 pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
603 if (!(sp->spt[i] & SPTE_HOST_WRITEABLE)) {
604 pte_access &= ~ACC_WRITE_MASK;
605 reset_host_protection = 0;
606 } else {
607 reset_host_protection = 1;
609 set_spte(vcpu, &sp->spt[i], pte_access, 0, 0,
610 is_dirty_gpte(gpte), PT_PAGE_TABLE_LEVEL, gfn,
611 spte_to_pfn(sp->spt[i]), true, false,
612 reset_host_protection);
615 return !nr_present;
618 #undef pt_element_t
619 #undef guest_walker
620 #undef FNAME
621 #undef PT_BASE_ADDR_MASK
622 #undef PT_INDEX
623 #undef PT_LEVEL_MASK
624 #undef PT_LVL_ADDR_MASK
625 #undef PT_LVL_OFFSET_MASK
626 #undef PT_LEVEL_BITS
627 #undef PT_MAX_FULL_LEVELS
628 #undef gpte_to_gfn
629 #undef gpte_to_gfn_lvl
630 #undef CMPXCHG