2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
31 #include "radeon_object.h"
33 /* TODO: Here are things that needs to be done :
34 * - surface allocator & initializer : (bit like scratch reg) should
35 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
37 * - WB : write back stuff (do it bit like scratch reg things)
38 * - Vblank : look at Jesse's rework and what we should do
39 * - r600/r700: gart & cp
40 * - cs : clean cs ioctl use bitmap & things like that.
41 * - power management stuff
42 * - Barrier in gart code
43 * - Unmappabled vram ?
44 * - TESTING, TESTING, TESTING
47 /* Initialization path:
48 * We expect that acceleration initialization might fail for various
49 * reasons even thought we work hard to make it works on most
50 * configurations. In order to still have a working userspace in such
51 * situation the init path must succeed up to the memory controller
52 * initialization point. Failure before this point are considered as
53 * fatal error. Here is the init callchain :
54 * radeon_device_init perform common structure, mutex initialization
55 * asic_init setup the GPU memory layout and perform all
56 * one time initialization (failure in this
57 * function are considered fatal)
58 * asic_startup setup the GPU acceleration, in order to
59 * follow guideline the first thing this
60 * function should do is setting the GPU
61 * memory controller (only MC setup failure
62 * are considered as fatal)
65 #include <asm/atomic.h>
66 #include <linux/wait.h>
67 #include <linux/list.h>
68 #include <linux/kref.h>
70 #include "radeon_family.h"
71 #include "radeon_mode.h"
72 #include "radeon_reg.h"
77 extern int radeon_no_wb
;
78 extern int radeon_modeset
;
79 extern int radeon_dynclks
;
80 extern int radeon_r4xx_atom
;
81 extern int radeon_agpmode
;
82 extern int radeon_vram_limit
;
83 extern int radeon_gart_size
;
84 extern int radeon_benchmarking
;
85 extern int radeon_testing
;
86 extern int radeon_connector_table
;
90 * Copy from radeon_drv.h so we don't have to include both and have conflicting
93 #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
94 #define RADEON_IB_POOL_SIZE 16
95 #define RADEON_DEBUGFS_MAX_NUM_FILES 32
96 #define RADEONFB_CONN_LIMIT 4
97 #define RADEON_BIOS_NUM_SCRATCH 8
100 * Errata workarounds.
102 enum radeon_pll_errata
{
103 CHIP_ERRATA_R300_CG
= 0x00000001,
104 CHIP_ERRATA_PLL_DUMMYREADS
= 0x00000002,
105 CHIP_ERRATA_PLL_DELAY
= 0x00000004
109 struct radeon_device
;
115 bool radeon_get_bios(struct radeon_device
*rdev
);
121 struct radeon_dummy_page
{
125 int radeon_dummy_page_init(struct radeon_device
*rdev
);
126 void radeon_dummy_page_fini(struct radeon_device
*rdev
);
132 struct radeon_clock
{
133 struct radeon_pll p1pll
;
134 struct radeon_pll p2pll
;
135 struct radeon_pll spll
;
136 struct radeon_pll mpll
;
138 uint32_t default_mclk
;
139 uint32_t default_sclk
;
145 int radeon_pm_init(struct radeon_device
*rdev
);
150 struct radeon_fence_driver
{
151 uint32_t scratch_reg
;
154 unsigned long count_timeout
;
155 wait_queue_head_t queue
;
157 struct list_head created
;
158 struct list_head emited
;
159 struct list_head signaled
;
162 struct radeon_fence
{
163 struct radeon_device
*rdev
;
165 struct list_head list
;
166 /* protected by radeon_fence.lock */
168 unsigned long timeout
;
173 int radeon_fence_driver_init(struct radeon_device
*rdev
);
174 void radeon_fence_driver_fini(struct radeon_device
*rdev
);
175 int radeon_fence_create(struct radeon_device
*rdev
, struct radeon_fence
**fence
);
176 int radeon_fence_emit(struct radeon_device
*rdev
, struct radeon_fence
*fence
);
177 void radeon_fence_process(struct radeon_device
*rdev
);
178 bool radeon_fence_signaled(struct radeon_fence
*fence
);
179 int radeon_fence_wait(struct radeon_fence
*fence
, bool interruptible
);
180 int radeon_fence_wait_next(struct radeon_device
*rdev
);
181 int radeon_fence_wait_last(struct radeon_device
*rdev
);
182 struct radeon_fence
*radeon_fence_ref(struct radeon_fence
*fence
);
183 void radeon_fence_unref(struct radeon_fence
**fence
);
188 struct radeon_surface_reg
{
189 struct radeon_object
*robj
;
192 #define RADEON_GEM_MAX_SURFACES 8
197 struct radeon_object
;
199 struct radeon_object_list
{
200 struct list_head list
;
201 struct radeon_object
*robj
;
205 uint32_t tiling_flags
;
208 int radeon_object_init(struct radeon_device
*rdev
);
209 void radeon_object_fini(struct radeon_device
*rdev
);
210 int radeon_object_create(struct radeon_device
*rdev
,
211 struct drm_gem_object
*gobj
,
216 struct radeon_object
**robj_ptr
);
217 int radeon_object_kmap(struct radeon_object
*robj
, void **ptr
);
218 void radeon_object_kunmap(struct radeon_object
*robj
);
219 void radeon_object_unref(struct radeon_object
**robj
);
220 int radeon_object_pin(struct radeon_object
*robj
, uint32_t domain
,
222 void radeon_object_unpin(struct radeon_object
*robj
);
223 int radeon_object_wait(struct radeon_object
*robj
);
224 int radeon_object_busy_domain(struct radeon_object
*robj
, uint32_t *cur_placement
);
225 int radeon_object_evict_vram(struct radeon_device
*rdev
);
226 int radeon_object_mmap(struct radeon_object
*robj
, uint64_t *offset
);
227 void radeon_object_force_delete(struct radeon_device
*rdev
);
228 void radeon_object_list_add_object(struct radeon_object_list
*lobj
,
229 struct list_head
*head
);
230 int radeon_object_list_validate(struct list_head
*head
, void *fence
);
231 void radeon_object_list_unvalidate(struct list_head
*head
);
232 void radeon_object_list_clean(struct list_head
*head
);
233 int radeon_object_fbdev_mmap(struct radeon_object
*robj
,
234 struct vm_area_struct
*vma
);
235 unsigned long radeon_object_size(struct radeon_object
*robj
);
236 void radeon_object_clear_surface_reg(struct radeon_object
*robj
);
237 int radeon_object_check_tiling(struct radeon_object
*robj
, bool has_moved
,
239 void radeon_object_set_tiling_flags(struct radeon_object
*robj
,
240 uint32_t tiling_flags
, uint32_t pitch
);
241 void radeon_object_get_tiling_flags(struct radeon_object
*robj
, uint32_t *tiling_flags
, uint32_t *pitch
);
242 void radeon_bo_move_notify(struct ttm_buffer_object
*bo
,
243 struct ttm_mem_reg
*mem
);
244 void radeon_bo_fault_reserve_notify(struct ttm_buffer_object
*bo
);
249 struct list_head objects
;
252 int radeon_gem_init(struct radeon_device
*rdev
);
253 void radeon_gem_fini(struct radeon_device
*rdev
);
254 int radeon_gem_object_create(struct radeon_device
*rdev
, int size
,
255 int alignment
, int initial_domain
,
256 bool discardable
, bool kernel
,
258 struct drm_gem_object
**obj
);
259 int radeon_gem_object_pin(struct drm_gem_object
*obj
, uint32_t pin_domain
,
261 void radeon_gem_object_unpin(struct drm_gem_object
*obj
);
265 * GART structures, functions & helpers
269 struct radeon_gart_table_ram
{
270 volatile uint32_t *ptr
;
273 struct radeon_gart_table_vram
{
274 struct radeon_object
*robj
;
275 volatile uint32_t *ptr
;
278 union radeon_gart_table
{
279 struct radeon_gart_table_ram ram
;
280 struct radeon_gart_table_vram vram
;
283 #define RADEON_GPU_PAGE_SIZE 4096
286 dma_addr_t table_addr
;
287 unsigned num_gpu_pages
;
288 unsigned num_cpu_pages
;
290 union radeon_gart_table table
;
292 dma_addr_t
*pages_addr
;
296 int radeon_gart_table_ram_alloc(struct radeon_device
*rdev
);
297 void radeon_gart_table_ram_free(struct radeon_device
*rdev
);
298 int radeon_gart_table_vram_alloc(struct radeon_device
*rdev
);
299 void radeon_gart_table_vram_free(struct radeon_device
*rdev
);
300 int radeon_gart_init(struct radeon_device
*rdev
);
301 void radeon_gart_fini(struct radeon_device
*rdev
);
302 void radeon_gart_unbind(struct radeon_device
*rdev
, unsigned offset
,
304 int radeon_gart_bind(struct radeon_device
*rdev
, unsigned offset
,
305 int pages
, struct page
**pagelist
);
309 * GPU MC structures, functions & helpers
312 resource_size_t aper_size
;
313 resource_size_t aper_base
;
314 resource_size_t agp_base
;
315 /* for some chips with <= 32MB we need to lie
316 * about vram size near mc fb location */
331 int radeon_mc_setup(struct radeon_device
*rdev
);
335 * GPU scratch registers structures, functions & helpers
337 struct radeon_scratch
{
343 int radeon_scratch_get(struct radeon_device
*rdev
, uint32_t *reg
);
344 void radeon_scratch_free(struct radeon_device
*rdev
, uint32_t reg
);
353 /* FIXME: use a define max crtc rather than hardcode it */
354 bool crtc_vblank_int
[2];
357 int radeon_irq_kms_init(struct radeon_device
*rdev
);
358 void radeon_irq_kms_fini(struct radeon_device
*rdev
);
365 struct list_head list
;
368 struct radeon_fence
*fence
;
375 * mutex protects scheduled_ibs, ready, alloc_bm
377 struct radeon_ib_pool
{
379 struct radeon_object
*robj
;
380 struct list_head scheduled_ibs
;
381 struct radeon_ib ibs
[RADEON_IB_POOL_SIZE
];
383 DECLARE_BITMAP(alloc_bm
, RADEON_IB_POOL_SIZE
);
387 struct radeon_object
*ring_obj
;
388 volatile uint32_t *ring
;
393 unsigned ring_free_dw
;
403 struct radeon_object
*shader_obj
;
405 u32 vs_offset
, ps_offset
;
408 u32 vb_used
, vb_total
;
409 struct radeon_ib
*vb_ib
;
412 int radeon_ib_get(struct radeon_device
*rdev
, struct radeon_ib
**ib
);
413 void radeon_ib_free(struct radeon_device
*rdev
, struct radeon_ib
**ib
);
414 int radeon_ib_schedule(struct radeon_device
*rdev
, struct radeon_ib
*ib
);
415 int radeon_ib_pool_init(struct radeon_device
*rdev
);
416 void radeon_ib_pool_fini(struct radeon_device
*rdev
);
417 int radeon_ib_test(struct radeon_device
*rdev
);
418 /* Ring access between begin & end cannot sleep */
419 void radeon_ring_free_size(struct radeon_device
*rdev
);
420 int radeon_ring_lock(struct radeon_device
*rdev
, unsigned ndw
);
421 void radeon_ring_unlock_commit(struct radeon_device
*rdev
);
422 void radeon_ring_unlock_undo(struct radeon_device
*rdev
);
423 int radeon_ring_test(struct radeon_device
*rdev
);
424 int radeon_ring_init(struct radeon_device
*rdev
, unsigned ring_size
);
425 void radeon_ring_fini(struct radeon_device
*rdev
);
431 struct radeon_cs_reloc
{
432 struct drm_gem_object
*gobj
;
433 struct radeon_object
*robj
;
434 struct radeon_object_list lobj
;
439 struct radeon_cs_chunk
{
445 void __user
*user_ptr
;
446 int last_copied_page
;
450 struct radeon_cs_parser
{
451 struct radeon_device
*rdev
;
452 struct drm_file
*filp
;
455 struct radeon_cs_chunk
*chunks
;
456 uint64_t *chunks_array
;
461 struct radeon_cs_reloc
*relocs
;
462 struct radeon_cs_reloc
**relocs_ptr
;
463 struct list_head validated
;
464 /* indices of various chunks */
466 int chunk_relocs_idx
;
467 struct radeon_ib
*ib
;
473 extern int radeon_cs_update_pages(struct radeon_cs_parser
*p
, int pg_idx
);
474 extern int radeon_cs_finish_pages(struct radeon_cs_parser
*p
);
477 static inline u32
radeon_get_ib_value(struct radeon_cs_parser
*p
, int idx
)
479 struct radeon_cs_chunk
*ibc
= &p
->chunks
[p
->chunk_ib_idx
];
480 u32 pg_idx
, pg_offset
;
484 pg_idx
= (idx
* 4) / PAGE_SIZE
;
485 pg_offset
= (idx
* 4) % PAGE_SIZE
;
487 if (ibc
->kpage_idx
[0] == pg_idx
)
488 return ibc
->kpage
[0][pg_offset
/4];
489 if (ibc
->kpage_idx
[1] == pg_idx
)
490 return ibc
->kpage
[1][pg_offset
/4];
492 new_page
= radeon_cs_update_pages(p
, pg_idx
);
494 p
->parser_error
= new_page
;
498 idx_value
= ibc
->kpage
[new_page
][pg_offset
/4];
502 struct radeon_cs_packet
{
511 typedef int (*radeon_packet0_check_t
)(struct radeon_cs_parser
*p
,
512 struct radeon_cs_packet
*pkt
,
513 unsigned idx
, unsigned reg
);
514 typedef int (*radeon_packet3_check_t
)(struct radeon_cs_parser
*p
,
515 struct radeon_cs_packet
*pkt
);
521 int radeon_agp_init(struct radeon_device
*rdev
);
522 void radeon_agp_fini(struct radeon_device
*rdev
);
529 struct radeon_object
*wb_obj
;
530 volatile uint32_t *wb
;
535 * struct radeon_pm - power management datas
536 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
537 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
538 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
539 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
540 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
541 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
542 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
543 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
544 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
545 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
546 * @needed_bandwidth: current bandwidth needs
548 * It keeps track of various data needed to take powermanagement decision.
549 * Bandwith need is used to determine minimun clock of the GPU and memory.
550 * Equation between gpu/memory clock and available bandwidth is hw dependent
551 * (type of memory, bus size, efficiency, ...)
554 fixed20_12 max_bandwidth
;
555 fixed20_12 igp_sideport_mclk
;
556 fixed20_12 igp_system_mclk
;
557 fixed20_12 igp_ht_link_clk
;
558 fixed20_12 igp_ht_link_width
;
559 fixed20_12 k8_bandwidth
;
560 fixed20_12 sideport_bandwidth
;
561 fixed20_12 ht_bandwidth
;
562 fixed20_12 core_bandwidth
;
564 fixed20_12 needed_bandwidth
;
571 void radeon_benchmark(struct radeon_device
*rdev
);
577 void radeon_test_moves(struct radeon_device
*rdev
);
583 int radeon_debugfs_add_files(struct radeon_device
*rdev
,
584 struct drm_info_list
*files
,
586 int radeon_debugfs_fence_init(struct radeon_device
*rdev
);
587 int r100_debugfs_rbbm_init(struct radeon_device
*rdev
);
588 int r100_debugfs_cp_init(struct radeon_device
*rdev
);
592 * ASIC specific functions.
595 int (*init
)(struct radeon_device
*rdev
);
596 void (*fini
)(struct radeon_device
*rdev
);
597 int (*resume
)(struct radeon_device
*rdev
);
598 int (*suspend
)(struct radeon_device
*rdev
);
599 void (*vga_set_state
)(struct radeon_device
*rdev
, bool state
);
600 int (*gpu_reset
)(struct radeon_device
*rdev
);
601 void (*gart_tlb_flush
)(struct radeon_device
*rdev
);
602 int (*gart_set_page
)(struct radeon_device
*rdev
, int i
, uint64_t addr
);
603 int (*cp_init
)(struct radeon_device
*rdev
, unsigned ring_size
);
604 void (*cp_fini
)(struct radeon_device
*rdev
);
605 void (*cp_disable
)(struct radeon_device
*rdev
);
606 void (*cp_commit
)(struct radeon_device
*rdev
);
607 void (*ring_start
)(struct radeon_device
*rdev
);
608 int (*ring_test
)(struct radeon_device
*rdev
);
609 void (*ring_ib_execute
)(struct radeon_device
*rdev
, struct radeon_ib
*ib
);
610 int (*irq_set
)(struct radeon_device
*rdev
);
611 int (*irq_process
)(struct radeon_device
*rdev
);
612 u32 (*get_vblank_counter
)(struct radeon_device
*rdev
, int crtc
);
613 void (*fence_ring_emit
)(struct radeon_device
*rdev
, struct radeon_fence
*fence
);
614 int (*cs_parse
)(struct radeon_cs_parser
*p
);
615 int (*copy_blit
)(struct radeon_device
*rdev
,
619 struct radeon_fence
*fence
);
620 int (*copy_dma
)(struct radeon_device
*rdev
,
624 struct radeon_fence
*fence
);
625 int (*copy
)(struct radeon_device
*rdev
,
629 struct radeon_fence
*fence
);
630 uint32_t (*get_engine_clock
)(struct radeon_device
*rdev
);
631 void (*set_engine_clock
)(struct radeon_device
*rdev
, uint32_t eng_clock
);
632 uint32_t (*get_memory_clock
)(struct radeon_device
*rdev
);
633 void (*set_memory_clock
)(struct radeon_device
*rdev
, uint32_t mem_clock
);
634 void (*set_pcie_lanes
)(struct radeon_device
*rdev
, int lanes
);
635 void (*set_clock_gating
)(struct radeon_device
*rdev
, int enable
);
636 int (*set_surface_reg
)(struct radeon_device
*rdev
, int reg
,
637 uint32_t tiling_flags
, uint32_t pitch
,
638 uint32_t offset
, uint32_t obj_size
);
639 int (*clear_surface_reg
)(struct radeon_device
*rdev
, int reg
);
640 void (*bandwidth_update
)(struct radeon_device
*rdev
);
647 const unsigned *reg_safe_bm
;
648 unsigned reg_safe_bm_size
;
652 const unsigned *reg_safe_bm
;
653 unsigned reg_safe_bm_size
;
658 unsigned max_tile_pipes
;
660 unsigned max_backends
;
662 unsigned max_threads
;
663 unsigned max_stack_entries
;
664 unsigned max_hw_contexts
;
665 unsigned max_gs_threads
;
666 unsigned sx_max_export_size
;
667 unsigned sx_max_export_pos_size
;
668 unsigned sx_max_export_smx_size
;
669 unsigned sq_num_cf_insts
;
674 unsigned max_tile_pipes
;
676 unsigned max_backends
;
678 unsigned max_threads
;
679 unsigned max_stack_entries
;
680 unsigned max_hw_contexts
;
681 unsigned max_gs_threads
;
682 unsigned sx_max_export_size
;
683 unsigned sx_max_export_pos_size
;
684 unsigned sx_max_export_smx_size
;
685 unsigned sq_num_cf_insts
;
686 unsigned sx_num_of_sets
;
687 unsigned sc_prim_fifo_size
;
688 unsigned sc_hiz_tile_fifo_size
;
689 unsigned sc_earlyz_tile_fifo_fize
;
692 union radeon_asic_config
{
693 struct r300_asic r300
;
694 struct r100_asic r100
;
695 struct r600_asic r600
;
696 struct rv770_asic rv770
;
703 int radeon_gem_info_ioctl(struct drm_device
*dev
, void *data
,
704 struct drm_file
*filp
);
705 int radeon_gem_create_ioctl(struct drm_device
*dev
, void *data
,
706 struct drm_file
*filp
);
707 int radeon_gem_pin_ioctl(struct drm_device
*dev
, void *data
,
708 struct drm_file
*file_priv
);
709 int radeon_gem_unpin_ioctl(struct drm_device
*dev
, void *data
,
710 struct drm_file
*file_priv
);
711 int radeon_gem_pwrite_ioctl(struct drm_device
*dev
, void *data
,
712 struct drm_file
*file_priv
);
713 int radeon_gem_pread_ioctl(struct drm_device
*dev
, void *data
,
714 struct drm_file
*file_priv
);
715 int radeon_gem_set_domain_ioctl(struct drm_device
*dev
, void *data
,
716 struct drm_file
*filp
);
717 int radeon_gem_mmap_ioctl(struct drm_device
*dev
, void *data
,
718 struct drm_file
*filp
);
719 int radeon_gem_busy_ioctl(struct drm_device
*dev
, void *data
,
720 struct drm_file
*filp
);
721 int radeon_gem_wait_idle_ioctl(struct drm_device
*dev
, void *data
,
722 struct drm_file
*filp
);
723 int radeon_cs_ioctl(struct drm_device
*dev
, void *data
, struct drm_file
*filp
);
724 int radeon_gem_set_tiling_ioctl(struct drm_device
*dev
, void *data
,
725 struct drm_file
*filp
);
726 int radeon_gem_get_tiling_ioctl(struct drm_device
*dev
, void *data
,
727 struct drm_file
*filp
);
731 * Core structure, functions and helpers.
733 typedef uint32_t (*radeon_rreg_t
)(struct radeon_device
*, uint32_t);
734 typedef void (*radeon_wreg_t
)(struct radeon_device
*, uint32_t, uint32_t);
736 struct radeon_device
{
738 struct drm_device
*ddev
;
739 struct pci_dev
*pdev
;
741 union radeon_asic_config config
;
742 enum radeon_family family
;
745 enum radeon_pll_errata pll_errata
;
752 uint16_t bios_header_start
;
753 struct radeon_object
*stollen_vga_memory
;
754 struct fb_info
*fbdev_info
;
755 struct radeon_object
*fbdev_robj
;
756 struct radeon_framebuffer
*fbdev_rfb
;
758 resource_size_t rmmio_base
;
759 resource_size_t rmmio_size
;
761 radeon_rreg_t mc_rreg
;
762 radeon_wreg_t mc_wreg
;
763 radeon_rreg_t pll_rreg
;
764 radeon_wreg_t pll_wreg
;
765 uint32_t pcie_reg_mask
;
766 radeon_rreg_t pciep_rreg
;
767 radeon_wreg_t pciep_wreg
;
768 struct radeon_clock clock
;
770 struct radeon_gart gart
;
771 struct radeon_mode_info mode_info
;
772 struct radeon_scratch scratch
;
773 struct radeon_mman mman
;
774 struct radeon_fence_driver fence_drv
;
776 struct radeon_ib_pool ib_pool
;
777 struct radeon_irq irq
;
778 struct radeon_asic
*asic
;
779 struct radeon_gem gem
;
781 uint32_t bios_scratch
[RADEON_BIOS_NUM_SCRATCH
];
782 struct mutex cs_mutex
;
784 struct radeon_dummy_page dummy_page
;
790 struct radeon_surface_reg surface_regs
[RADEON_GEM_MAX_SURFACES
];
791 const struct firmware
*me_fw
; /* all family ME firmware */
792 const struct firmware
*pfp_fw
; /* r6/700 PFP firmware */
793 struct r600_blit r600_blit
;
794 int msi_enabled
; /* msi enabled */
797 int radeon_device_init(struct radeon_device
*rdev
,
798 struct drm_device
*ddev
,
799 struct pci_dev
*pdev
,
801 void radeon_device_fini(struct radeon_device
*rdev
);
802 int radeon_gpu_wait_for_idle(struct radeon_device
*rdev
);
805 int r600_blit_prepare_copy(struct radeon_device
*rdev
, int size_bytes
);
806 void r600_blit_done_copy(struct radeon_device
*rdev
, struct radeon_fence
*fence
);
807 void r600_kms_blit_copy(struct radeon_device
*rdev
,
808 u64 src_gpu_addr
, u64 dst_gpu_addr
,
811 static inline uint32_t r100_mm_rreg(struct radeon_device
*rdev
, uint32_t reg
)
814 return readl(((void __iomem
*)rdev
->rmmio
) + reg
);
816 writel(reg
, ((void __iomem
*)rdev
->rmmio
) + RADEON_MM_INDEX
);
817 return readl(((void __iomem
*)rdev
->rmmio
) + RADEON_MM_DATA
);
821 static inline void r100_mm_wreg(struct radeon_device
*rdev
, uint32_t reg
, uint32_t v
)
824 writel(v
, ((void __iomem
*)rdev
->rmmio
) + reg
);
826 writel(reg
, ((void __iomem
*)rdev
->rmmio
) + RADEON_MM_INDEX
);
827 writel(v
, ((void __iomem
*)rdev
->rmmio
) + RADEON_MM_DATA
);
833 * Registers read & write functions.
835 #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
836 #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
837 #define RREG32(reg) r100_mm_rreg(rdev, (reg))
838 #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
839 #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
840 #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
841 #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
842 #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
843 #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
844 #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
845 #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
846 #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
847 #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
848 #define WREG32_P(reg, val, mask) \
850 uint32_t tmp_ = RREG32(reg); \
852 tmp_ |= ((val) & ~(mask)); \
855 #define WREG32_PLL_P(reg, val, mask) \
857 uint32_t tmp_ = RREG32_PLL(reg); \
859 tmp_ |= ((val) & ~(mask)); \
860 WREG32_PLL(reg, tmp_); \
862 #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
865 * Indirect registers accessor
867 static inline uint32_t rv370_pcie_rreg(struct radeon_device
*rdev
, uint32_t reg
)
871 WREG32(RADEON_PCIE_INDEX
, ((reg
) & rdev
->pcie_reg_mask
));
872 r
= RREG32(RADEON_PCIE_DATA
);
876 static inline void rv370_pcie_wreg(struct radeon_device
*rdev
, uint32_t reg
, uint32_t v
)
878 WREG32(RADEON_PCIE_INDEX
, ((reg
) & rdev
->pcie_reg_mask
));
879 WREG32(RADEON_PCIE_DATA
, (v
));
882 void r100_pll_errata_after_index(struct radeon_device
*rdev
);
888 #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
889 (rdev->pdev->device == 0x5969))
890 #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
891 (rdev->family == CHIP_RV200) || \
892 (rdev->family == CHIP_RS100) || \
893 (rdev->family == CHIP_RS200) || \
894 (rdev->family == CHIP_RV250) || \
895 (rdev->family == CHIP_RV280) || \
896 (rdev->family == CHIP_RS300))
897 #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
898 (rdev->family == CHIP_RV350) || \
899 (rdev->family == CHIP_R350) || \
900 (rdev->family == CHIP_RV380) || \
901 (rdev->family == CHIP_R420) || \
902 (rdev->family == CHIP_R423) || \
903 (rdev->family == CHIP_RV410) || \
904 (rdev->family == CHIP_RS400) || \
905 (rdev->family == CHIP_RS480))
906 #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
907 #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
908 #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
914 #define RBIOS8(i) (rdev->bios[i])
915 #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
916 #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
918 int radeon_combios_init(struct radeon_device
*rdev
);
919 void radeon_combios_fini(struct radeon_device
*rdev
);
920 int radeon_atombios_init(struct radeon_device
*rdev
);
921 void radeon_atombios_fini(struct radeon_device
*rdev
);
927 static inline void radeon_ring_write(struct radeon_device
*rdev
, uint32_t v
)
930 if (rdev
->cp
.count_dw
<= 0) {
931 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
934 rdev
->cp
.ring
[rdev
->cp
.wptr
++] = v
;
935 rdev
->cp
.wptr
&= rdev
->cp
.ptr_mask
;
937 rdev
->cp
.ring_free_dw
--;
944 #define radeon_init(rdev) (rdev)->asic->init((rdev))
945 #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
946 #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
947 #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
948 #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
949 #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
950 #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
951 #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
952 #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
953 #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
954 #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
955 #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
956 #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
957 #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
958 #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
959 #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
960 #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
961 #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
962 #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
963 #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
964 #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
965 #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
966 #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
967 #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
968 #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
969 #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
970 #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
971 #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
972 #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
974 /* Common functions */
975 extern int radeon_gart_table_vram_pin(struct radeon_device
*rdev
);
976 extern int radeon_modeset_init(struct radeon_device
*rdev
);
977 extern void radeon_modeset_fini(struct radeon_device
*rdev
);
978 extern bool radeon_card_posted(struct radeon_device
*rdev
);
979 extern int radeon_clocks_init(struct radeon_device
*rdev
);
980 extern void radeon_clocks_fini(struct radeon_device
*rdev
);
981 extern void radeon_scratch_init(struct radeon_device
*rdev
);
982 extern void radeon_surface_init(struct radeon_device
*rdev
);
983 extern int radeon_cs_parser_init(struct radeon_cs_parser
*p
, void *data
);
984 extern void radeon_legacy_set_clock_gating(struct radeon_device
*rdev
, int enable
);
985 extern void radeon_atom_set_clock_gating(struct radeon_device
*rdev
, int enable
);
987 /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
988 struct r100_mc_save
{
996 extern void r100_cp_disable(struct radeon_device
*rdev
);
997 extern int r100_cp_init(struct radeon_device
*rdev
, unsigned ring_size
);
998 extern void r100_cp_fini(struct radeon_device
*rdev
);
999 extern void r100_pci_gart_tlb_flush(struct radeon_device
*rdev
);
1000 extern int r100_pci_gart_init(struct radeon_device
*rdev
);
1001 extern void r100_pci_gart_fini(struct radeon_device
*rdev
);
1002 extern int r100_pci_gart_enable(struct radeon_device
*rdev
);
1003 extern void r100_pci_gart_disable(struct radeon_device
*rdev
);
1004 extern int r100_pci_gart_set_page(struct radeon_device
*rdev
, int i
, uint64_t addr
);
1005 extern int r100_debugfs_mc_info_init(struct radeon_device
*rdev
);
1006 extern int r100_gui_wait_for_idle(struct radeon_device
*rdev
);
1007 extern void r100_ib_fini(struct radeon_device
*rdev
);
1008 extern int r100_ib_init(struct radeon_device
*rdev
);
1009 extern void r100_irq_disable(struct radeon_device
*rdev
);
1010 extern int r100_irq_set(struct radeon_device
*rdev
);
1011 extern void r100_mc_stop(struct radeon_device
*rdev
, struct r100_mc_save
*save
);
1012 extern void r100_mc_resume(struct radeon_device
*rdev
, struct r100_mc_save
*save
);
1013 extern void r100_vram_init_sizes(struct radeon_device
*rdev
);
1014 extern void r100_wb_disable(struct radeon_device
*rdev
);
1015 extern void r100_wb_fini(struct radeon_device
*rdev
);
1016 extern int r100_wb_init(struct radeon_device
*rdev
);
1017 extern void r100_hdp_reset(struct radeon_device
*rdev
);
1018 extern int r100_rb2d_reset(struct radeon_device
*rdev
);
1019 extern int r100_cp_reset(struct radeon_device
*rdev
);
1020 extern void r100_vga_render_disable(struct radeon_device
*rdev
);
1021 extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser
*p
,
1022 struct radeon_cs_packet
*pkt
,
1023 struct radeon_object
*robj
);
1024 extern int r100_cs_parse_packet0(struct radeon_cs_parser
*p
,
1025 struct radeon_cs_packet
*pkt
,
1026 const unsigned *auth
, unsigned n
,
1027 radeon_packet0_check_t check
);
1028 extern int r100_cs_packet_parse(struct radeon_cs_parser
*p
,
1029 struct radeon_cs_packet
*pkt
,
1032 /* rv200,rv250,rv280 */
1033 extern void r200_set_safe_registers(struct radeon_device
*rdev
);
1035 /* r300,r350,rv350,rv370,rv380 */
1036 extern void r300_set_reg_safe(struct radeon_device
*rdev
);
1037 extern void r300_mc_program(struct radeon_device
*rdev
);
1038 extern void r300_vram_info(struct radeon_device
*rdev
);
1039 extern void r300_clock_startup(struct radeon_device
*rdev
);
1040 extern int r300_mc_wait_for_idle(struct radeon_device
*rdev
);
1041 extern int rv370_pcie_gart_init(struct radeon_device
*rdev
);
1042 extern void rv370_pcie_gart_fini(struct radeon_device
*rdev
);
1043 extern int rv370_pcie_gart_enable(struct radeon_device
*rdev
);
1044 extern void rv370_pcie_gart_disable(struct radeon_device
*rdev
);
1046 /* r420,r423,rv410 */
1047 extern int r420_mc_init(struct radeon_device
*rdev
);
1048 extern u32
r420_mc_rreg(struct radeon_device
*rdev
, u32 reg
);
1049 extern void r420_mc_wreg(struct radeon_device
*rdev
, u32 reg
, u32 v
);
1050 extern int r420_debugfs_pipes_info_init(struct radeon_device
*rdev
);
1051 extern void r420_pipes_init(struct radeon_device
*rdev
);
1054 struct rv515_mc_save
{
1057 u32 vga_render_control
;
1058 u32 vga_hdp_control
;
1062 extern void rv515_bandwidth_avivo_update(struct radeon_device
*rdev
);
1063 extern void rv515_vga_render_disable(struct radeon_device
*rdev
);
1064 extern void rv515_set_safe_registers(struct radeon_device
*rdev
);
1065 extern void rv515_mc_stop(struct radeon_device
*rdev
, struct rv515_mc_save
*save
);
1066 extern void rv515_mc_resume(struct radeon_device
*rdev
, struct rv515_mc_save
*save
);
1067 extern void rv515_clock_startup(struct radeon_device
*rdev
);
1068 extern void rv515_debugfs(struct radeon_device
*rdev
);
1069 extern int rv515_suspend(struct radeon_device
*rdev
);
1072 extern int rs400_gart_init(struct radeon_device
*rdev
);
1073 extern int rs400_gart_enable(struct radeon_device
*rdev
);
1074 extern void rs400_gart_adjust_size(struct radeon_device
*rdev
);
1075 extern void rs400_gart_disable(struct radeon_device
*rdev
);
1076 extern void rs400_gart_fini(struct radeon_device
*rdev
);
1079 extern void rs600_set_safe_registers(struct radeon_device
*rdev
);
1080 extern int rs600_irq_set(struct radeon_device
*rdev
);
1081 extern void rs600_irq_disable(struct radeon_device
*rdev
);
1084 extern void rs690_line_buffer_adjust(struct radeon_device
*rdev
,
1085 struct drm_display_mode
*mode1
,
1086 struct drm_display_mode
*mode2
);
1088 /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
1089 extern bool r600_card_posted(struct radeon_device
*rdev
);
1090 extern void r600_cp_stop(struct radeon_device
*rdev
);
1091 extern void r600_ring_init(struct radeon_device
*rdev
, unsigned ring_size
);
1092 extern int r600_cp_resume(struct radeon_device
*rdev
);
1093 extern int r600_count_pipe_bits(uint32_t val
);
1094 extern int r600_gart_clear_page(struct radeon_device
*rdev
, int i
);
1095 extern int r600_mc_wait_for_idle(struct radeon_device
*rdev
);
1096 extern int r600_pcie_gart_init(struct radeon_device
*rdev
);
1097 extern void r600_pcie_gart_tlb_flush(struct radeon_device
*rdev
);
1098 extern int r600_ib_test(struct radeon_device
*rdev
);
1099 extern int r600_ring_test(struct radeon_device
*rdev
);
1100 extern void r600_wb_fini(struct radeon_device
*rdev
);
1101 extern int r600_wb_enable(struct radeon_device
*rdev
);
1102 extern void r600_wb_disable(struct radeon_device
*rdev
);
1103 extern void r600_scratch_init(struct radeon_device
*rdev
);
1104 extern int r600_blit_init(struct radeon_device
*rdev
);
1105 extern void r600_blit_fini(struct radeon_device
*rdev
);
1106 extern int r600_cp_init_microcode(struct radeon_device
*rdev
);
1107 extern int r600_gpu_reset(struct radeon_device
*rdev
);