2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
23 * Authors: Dave Airlie
27 #include "drm_crtc_helper.h"
28 #include "radeon_drm.h"
32 static void radeon_legacy_encoder_disable(struct drm_encoder
*encoder
)
34 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
35 struct drm_encoder_helper_funcs
*encoder_funcs
;
37 encoder_funcs
= encoder
->helper_private
;
38 encoder_funcs
->dpms(encoder
, DRM_MODE_DPMS_OFF
);
39 radeon_encoder
->active_device
= 0;
42 static void radeon_legacy_lvds_dpms(struct drm_encoder
*encoder
, int mode
)
44 struct drm_device
*dev
= encoder
->dev
;
45 struct radeon_device
*rdev
= dev
->dev_private
;
46 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
47 uint32_t lvds_gen_cntl
, lvds_pll_cntl
, pixclks_cntl
, disp_pwr_man
;
48 int panel_pwr_delay
= 2000;
51 if (radeon_encoder
->enc_priv
) {
52 if (rdev
->is_atom_bios
) {
53 struct radeon_encoder_atom_dig
*lvds
= radeon_encoder
->enc_priv
;
54 panel_pwr_delay
= lvds
->panel_pwr_delay
;
56 struct radeon_encoder_lvds
*lvds
= radeon_encoder
->enc_priv
;
57 panel_pwr_delay
= lvds
->panel_pwr_delay
;
62 case DRM_MODE_DPMS_ON
:
63 disp_pwr_man
= RREG32(RADEON_DISP_PWR_MAN
);
64 disp_pwr_man
|= RADEON_AUTO_PWRUP_EN
;
65 WREG32(RADEON_DISP_PWR_MAN
, disp_pwr_man
);
66 lvds_pll_cntl
= RREG32(RADEON_LVDS_PLL_CNTL
);
67 lvds_pll_cntl
|= RADEON_LVDS_PLL_EN
;
68 WREG32(RADEON_LVDS_PLL_CNTL
, lvds_pll_cntl
);
71 lvds_pll_cntl
= RREG32(RADEON_LVDS_PLL_CNTL
);
72 lvds_pll_cntl
&= ~RADEON_LVDS_PLL_RESET
;
73 WREG32(RADEON_LVDS_PLL_CNTL
, lvds_pll_cntl
);
75 lvds_gen_cntl
= RREG32(RADEON_LVDS_GEN_CNTL
);
76 lvds_gen_cntl
|= (RADEON_LVDS_ON
| RADEON_LVDS_EN
| RADEON_LVDS_DIGON
| RADEON_LVDS_BLON
);
77 lvds_gen_cntl
&= ~(RADEON_LVDS_DISPLAY_DIS
);
78 udelay(panel_pwr_delay
* 1000);
79 WREG32(RADEON_LVDS_GEN_CNTL
, lvds_gen_cntl
);
81 case DRM_MODE_DPMS_STANDBY
:
82 case DRM_MODE_DPMS_SUSPEND
:
83 case DRM_MODE_DPMS_OFF
:
84 pixclks_cntl
= RREG32_PLL(RADEON_PIXCLKS_CNTL
);
85 WREG32_PLL_P(RADEON_PIXCLKS_CNTL
, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb
);
86 lvds_gen_cntl
= RREG32(RADEON_LVDS_GEN_CNTL
);
87 lvds_gen_cntl
|= RADEON_LVDS_DISPLAY_DIS
;
88 lvds_gen_cntl
&= ~(RADEON_LVDS_ON
| RADEON_LVDS_BLON
| RADEON_LVDS_EN
| RADEON_LVDS_DIGON
);
89 udelay(panel_pwr_delay
* 1000);
90 WREG32(RADEON_LVDS_GEN_CNTL
, lvds_gen_cntl
);
91 WREG32_PLL(RADEON_PIXCLKS_CNTL
, pixclks_cntl
);
95 if (rdev
->is_atom_bios
)
96 radeon_atombios_encoder_dpms_scratch_regs(encoder
, (mode
== DRM_MODE_DPMS_ON
) ? true : false);
98 radeon_combios_encoder_dpms_scratch_regs(encoder
, (mode
== DRM_MODE_DPMS_ON
) ? true : false);
101 static void radeon_legacy_lvds_prepare(struct drm_encoder
*encoder
)
103 struct radeon_device
*rdev
= encoder
->dev
->dev_private
;
105 if (rdev
->is_atom_bios
)
106 radeon_atom_output_lock(encoder
, true);
108 radeon_combios_output_lock(encoder
, true);
109 radeon_legacy_lvds_dpms(encoder
, DRM_MODE_DPMS_OFF
);
112 static void radeon_legacy_lvds_commit(struct drm_encoder
*encoder
)
114 struct radeon_device
*rdev
= encoder
->dev
->dev_private
;
116 radeon_legacy_lvds_dpms(encoder
, DRM_MODE_DPMS_ON
);
117 if (rdev
->is_atom_bios
)
118 radeon_atom_output_lock(encoder
, false);
120 radeon_combios_output_lock(encoder
, false);
123 static void radeon_legacy_lvds_mode_set(struct drm_encoder
*encoder
,
124 struct drm_display_mode
*mode
,
125 struct drm_display_mode
*adjusted_mode
)
127 struct drm_device
*dev
= encoder
->dev
;
128 struct radeon_device
*rdev
= dev
->dev_private
;
129 struct radeon_crtc
*radeon_crtc
= to_radeon_crtc(encoder
->crtc
);
130 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
131 uint32_t lvds_pll_cntl
, lvds_gen_cntl
, lvds_ss_gen_cntl
;
135 lvds_pll_cntl
= RREG32(RADEON_LVDS_PLL_CNTL
);
136 lvds_pll_cntl
&= ~RADEON_LVDS_PLL_EN
;
138 lvds_ss_gen_cntl
= RREG32(RADEON_LVDS_SS_GEN_CNTL
);
139 if ((!rdev
->is_atom_bios
)) {
140 struct radeon_encoder_lvds
*lvds
= (struct radeon_encoder_lvds
*)radeon_encoder
->enc_priv
;
142 DRM_DEBUG("bios LVDS_GEN_CNTL: 0x%x\n", lvds
->lvds_gen_cntl
);
143 lvds_gen_cntl
= lvds
->lvds_gen_cntl
;
144 lvds_ss_gen_cntl
&= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT
) |
145 (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT
));
146 lvds_ss_gen_cntl
|= ((lvds
->panel_digon_delay
<< RADEON_LVDS_PWRSEQ_DELAY1_SHIFT
) |
147 (lvds
->panel_blon_delay
<< RADEON_LVDS_PWRSEQ_DELAY2_SHIFT
));
149 lvds_gen_cntl
= RREG32(RADEON_LVDS_GEN_CNTL
);
151 lvds_gen_cntl
= RREG32(RADEON_LVDS_GEN_CNTL
);
152 lvds_gen_cntl
|= RADEON_LVDS_DISPLAY_DIS
;
153 lvds_gen_cntl
&= ~(RADEON_LVDS_ON
|
158 if (ASIC_IS_R300(rdev
))
159 lvds_pll_cntl
&= ~(R300_LVDS_SRC_SEL_MASK
);
161 if (radeon_crtc
->crtc_id
== 0) {
162 if (ASIC_IS_R300(rdev
)) {
163 if (radeon_encoder
->rmx_type
!= RMX_OFF
)
164 lvds_pll_cntl
|= R300_LVDS_SRC_SEL_RMX
;
166 lvds_gen_cntl
&= ~RADEON_LVDS_SEL_CRTC2
;
168 if (ASIC_IS_R300(rdev
))
169 lvds_pll_cntl
|= R300_LVDS_SRC_SEL_CRTC2
;
171 lvds_gen_cntl
|= RADEON_LVDS_SEL_CRTC2
;
174 WREG32(RADEON_LVDS_GEN_CNTL
, lvds_gen_cntl
);
175 WREG32(RADEON_LVDS_PLL_CNTL
, lvds_pll_cntl
);
176 WREG32(RADEON_LVDS_SS_GEN_CNTL
, lvds_ss_gen_cntl
);
178 if (rdev
->family
== CHIP_RV410
)
179 WREG32(RADEON_CLOCK_CNTL_INDEX
, 0);
181 if (rdev
->is_atom_bios
)
182 radeon_atombios_encoder_crtc_scratch_regs(encoder
, radeon_crtc
->crtc_id
);
184 radeon_combios_encoder_crtc_scratch_regs(encoder
, radeon_crtc
->crtc_id
);
187 static bool radeon_legacy_lvds_mode_fixup(struct drm_encoder
*encoder
,
188 struct drm_display_mode
*mode
,
189 struct drm_display_mode
*adjusted_mode
)
191 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
193 /* set the active encoder to connector routing */
194 radeon_encoder_set_active_device(encoder
);
195 drm_mode_set_crtcinfo(adjusted_mode
, 0);
197 if (radeon_encoder
->rmx_type
!= RMX_OFF
)
198 radeon_rmx_mode_fixup(encoder
, mode
, adjusted_mode
);
203 static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs
= {
204 .dpms
= radeon_legacy_lvds_dpms
,
205 .mode_fixup
= radeon_legacy_lvds_mode_fixup
,
206 .prepare
= radeon_legacy_lvds_prepare
,
207 .mode_set
= radeon_legacy_lvds_mode_set
,
208 .commit
= radeon_legacy_lvds_commit
,
209 .disable
= radeon_legacy_encoder_disable
,
213 static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs
= {
214 .destroy
= radeon_enc_destroy
,
217 static bool radeon_legacy_primary_dac_mode_fixup(struct drm_encoder
*encoder
,
218 struct drm_display_mode
*mode
,
219 struct drm_display_mode
*adjusted_mode
)
221 /* set the active encoder to connector routing */
222 radeon_encoder_set_active_device(encoder
);
223 drm_mode_set_crtcinfo(adjusted_mode
, 0);
228 static void radeon_legacy_primary_dac_dpms(struct drm_encoder
*encoder
, int mode
)
230 struct drm_device
*dev
= encoder
->dev
;
231 struct radeon_device
*rdev
= dev
->dev_private
;
232 uint32_t crtc_ext_cntl
= RREG32(RADEON_CRTC_EXT_CNTL
);
233 uint32_t dac_cntl
= RREG32(RADEON_DAC_CNTL
);
234 uint32_t dac_macro_cntl
= RREG32(RADEON_DAC_MACRO_CNTL
);
239 case DRM_MODE_DPMS_ON
:
240 crtc_ext_cntl
|= RADEON_CRTC_CRT_ON
;
241 dac_cntl
&= ~RADEON_DAC_PDWN
;
242 dac_macro_cntl
&= ~(RADEON_DAC_PDWN_R
|
246 case DRM_MODE_DPMS_STANDBY
:
247 case DRM_MODE_DPMS_SUSPEND
:
248 case DRM_MODE_DPMS_OFF
:
249 crtc_ext_cntl
&= ~RADEON_CRTC_CRT_ON
;
250 dac_cntl
|= RADEON_DAC_PDWN
;
251 dac_macro_cntl
|= (RADEON_DAC_PDWN_R
|
257 WREG32(RADEON_CRTC_EXT_CNTL
, crtc_ext_cntl
);
258 WREG32(RADEON_DAC_CNTL
, dac_cntl
);
259 WREG32(RADEON_DAC_MACRO_CNTL
, dac_macro_cntl
);
261 if (rdev
->is_atom_bios
)
262 radeon_atombios_encoder_dpms_scratch_regs(encoder
, (mode
== DRM_MODE_DPMS_ON
) ? true : false);
264 radeon_combios_encoder_dpms_scratch_regs(encoder
, (mode
== DRM_MODE_DPMS_ON
) ? true : false);
267 static void radeon_legacy_primary_dac_prepare(struct drm_encoder
*encoder
)
269 struct radeon_device
*rdev
= encoder
->dev
->dev_private
;
271 if (rdev
->is_atom_bios
)
272 radeon_atom_output_lock(encoder
, true);
274 radeon_combios_output_lock(encoder
, true);
275 radeon_legacy_primary_dac_dpms(encoder
, DRM_MODE_DPMS_OFF
);
278 static void radeon_legacy_primary_dac_commit(struct drm_encoder
*encoder
)
280 struct radeon_device
*rdev
= encoder
->dev
->dev_private
;
282 radeon_legacy_primary_dac_dpms(encoder
, DRM_MODE_DPMS_ON
);
284 if (rdev
->is_atom_bios
)
285 radeon_atom_output_lock(encoder
, false);
287 radeon_combios_output_lock(encoder
, false);
290 static void radeon_legacy_primary_dac_mode_set(struct drm_encoder
*encoder
,
291 struct drm_display_mode
*mode
,
292 struct drm_display_mode
*adjusted_mode
)
294 struct drm_device
*dev
= encoder
->dev
;
295 struct radeon_device
*rdev
= dev
->dev_private
;
296 struct radeon_crtc
*radeon_crtc
= to_radeon_crtc(encoder
->crtc
);
297 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
298 uint32_t disp_output_cntl
, dac_cntl
, dac2_cntl
, dac_macro_cntl
;
302 if (radeon_crtc
->crtc_id
== 0) {
303 if (rdev
->family
== CHIP_R200
|| ASIC_IS_R300(rdev
)) {
304 disp_output_cntl
= RREG32(RADEON_DISP_OUTPUT_CNTL
) &
305 ~(RADEON_DISP_DAC_SOURCE_MASK
);
306 WREG32(RADEON_DISP_OUTPUT_CNTL
, disp_output_cntl
);
308 dac2_cntl
= RREG32(RADEON_DAC_CNTL2
) & ~(RADEON_DAC2_DAC_CLK_SEL
);
309 WREG32(RADEON_DAC_CNTL2
, dac2_cntl
);
312 if (rdev
->family
== CHIP_R200
|| ASIC_IS_R300(rdev
)) {
313 disp_output_cntl
= RREG32(RADEON_DISP_OUTPUT_CNTL
) &
314 ~(RADEON_DISP_DAC_SOURCE_MASK
);
315 disp_output_cntl
|= RADEON_DISP_DAC_SOURCE_CRTC2
;
316 WREG32(RADEON_DISP_OUTPUT_CNTL
, disp_output_cntl
);
318 dac2_cntl
= RREG32(RADEON_DAC_CNTL2
) | RADEON_DAC2_DAC_CLK_SEL
;
319 WREG32(RADEON_DAC_CNTL2
, dac2_cntl
);
323 dac_cntl
= (RADEON_DAC_MASK_ALL
|
324 RADEON_DAC_VGA_ADR_EN
|
328 WREG32_P(RADEON_DAC_CNTL
,
330 RADEON_DAC_RANGE_CNTL
|
331 RADEON_DAC_BLANKING
);
333 if (radeon_encoder
->enc_priv
) {
334 struct radeon_encoder_primary_dac
*p_dac
= (struct radeon_encoder_primary_dac
*)radeon_encoder
->enc_priv
;
335 dac_macro_cntl
= p_dac
->ps2_pdac_adj
;
337 dac_macro_cntl
= RREG32(RADEON_DAC_MACRO_CNTL
);
338 dac_macro_cntl
|= RADEON_DAC_PDWN_R
| RADEON_DAC_PDWN_G
| RADEON_DAC_PDWN_B
;
339 WREG32(RADEON_DAC_MACRO_CNTL
, dac_macro_cntl
);
341 if (rdev
->is_atom_bios
)
342 radeon_atombios_encoder_crtc_scratch_regs(encoder
, radeon_crtc
->crtc_id
);
344 radeon_combios_encoder_crtc_scratch_regs(encoder
, radeon_crtc
->crtc_id
);
347 static enum drm_connector_status
radeon_legacy_primary_dac_detect(struct drm_encoder
*encoder
,
348 struct drm_connector
*connector
)
350 struct drm_device
*dev
= encoder
->dev
;
351 struct radeon_device
*rdev
= dev
->dev_private
;
352 uint32_t vclk_ecp_cntl
, crtc_ext_cntl
;
353 uint32_t dac_ext_cntl
, dac_cntl
, dac_macro_cntl
, tmp
;
354 enum drm_connector_status found
= connector_status_disconnected
;
357 /* save the regs we need */
358 vclk_ecp_cntl
= RREG32_PLL(RADEON_VCLK_ECP_CNTL
);
359 crtc_ext_cntl
= RREG32(RADEON_CRTC_EXT_CNTL
);
360 dac_ext_cntl
= RREG32(RADEON_DAC_EXT_CNTL
);
361 dac_cntl
= RREG32(RADEON_DAC_CNTL
);
362 dac_macro_cntl
= RREG32(RADEON_DAC_MACRO_CNTL
);
364 tmp
= vclk_ecp_cntl
&
365 ~(RADEON_PIXCLK_ALWAYS_ONb
| RADEON_PIXCLK_DAC_ALWAYS_ONb
);
366 WREG32_PLL(RADEON_VCLK_ECP_CNTL
, tmp
);
368 tmp
= crtc_ext_cntl
| RADEON_CRTC_CRT_ON
;
369 WREG32(RADEON_CRTC_EXT_CNTL
, tmp
);
371 tmp
= RADEON_DAC_FORCE_BLANK_OFF_EN
|
372 RADEON_DAC_FORCE_DATA_EN
;
375 tmp
|= RADEON_DAC_FORCE_DATA_SEL_RGB
;
377 tmp
|= RADEON_DAC_FORCE_DATA_SEL_G
;
379 if (ASIC_IS_R300(rdev
))
380 tmp
|= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT
);
382 tmp
|= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT
);
384 WREG32(RADEON_DAC_EXT_CNTL
, tmp
);
386 tmp
= dac_cntl
& ~(RADEON_DAC_RANGE_CNTL_MASK
| RADEON_DAC_PDWN
);
387 tmp
|= RADEON_DAC_RANGE_CNTL_PS2
| RADEON_DAC_CMP_EN
;
388 WREG32(RADEON_DAC_CNTL
, tmp
);
390 tmp
&= ~(RADEON_DAC_PDWN_R
|
394 WREG32(RADEON_DAC_MACRO_CNTL
, tmp
);
398 if (RREG32(RADEON_DAC_CNTL
) & RADEON_DAC_CMP_OUTPUT
)
399 found
= connector_status_connected
;
401 /* restore the regs we used */
402 WREG32(RADEON_DAC_CNTL
, dac_cntl
);
403 WREG32(RADEON_DAC_MACRO_CNTL
, dac_macro_cntl
);
404 WREG32(RADEON_DAC_EXT_CNTL
, dac_ext_cntl
);
405 WREG32(RADEON_CRTC_EXT_CNTL
, crtc_ext_cntl
);
406 WREG32_PLL(RADEON_VCLK_ECP_CNTL
, vclk_ecp_cntl
);
411 static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs
= {
412 .dpms
= radeon_legacy_primary_dac_dpms
,
413 .mode_fixup
= radeon_legacy_primary_dac_mode_fixup
,
414 .prepare
= radeon_legacy_primary_dac_prepare
,
415 .mode_set
= radeon_legacy_primary_dac_mode_set
,
416 .commit
= radeon_legacy_primary_dac_commit
,
417 .detect
= radeon_legacy_primary_dac_detect
,
418 .disable
= radeon_legacy_encoder_disable
,
422 static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs
= {
423 .destroy
= radeon_enc_destroy
,
426 static bool radeon_legacy_tmds_int_mode_fixup(struct drm_encoder
*encoder
,
427 struct drm_display_mode
*mode
,
428 struct drm_display_mode
*adjusted_mode
)
431 drm_mode_set_crtcinfo(adjusted_mode
, 0);
436 static void radeon_legacy_tmds_int_dpms(struct drm_encoder
*encoder
, int mode
)
438 struct drm_device
*dev
= encoder
->dev
;
439 struct radeon_device
*rdev
= dev
->dev_private
;
440 uint32_t fp_gen_cntl
= RREG32(RADEON_FP_GEN_CNTL
);
444 case DRM_MODE_DPMS_ON
:
445 fp_gen_cntl
|= (RADEON_FP_FPON
| RADEON_FP_TMDS_EN
);
447 case DRM_MODE_DPMS_STANDBY
:
448 case DRM_MODE_DPMS_SUSPEND
:
449 case DRM_MODE_DPMS_OFF
:
450 fp_gen_cntl
&= ~(RADEON_FP_FPON
| RADEON_FP_TMDS_EN
);
454 WREG32(RADEON_FP_GEN_CNTL
, fp_gen_cntl
);
456 if (rdev
->is_atom_bios
)
457 radeon_atombios_encoder_dpms_scratch_regs(encoder
, (mode
== DRM_MODE_DPMS_ON
) ? true : false);
459 radeon_combios_encoder_dpms_scratch_regs(encoder
, (mode
== DRM_MODE_DPMS_ON
) ? true : false);
462 static void radeon_legacy_tmds_int_prepare(struct drm_encoder
*encoder
)
464 struct radeon_device
*rdev
= encoder
->dev
->dev_private
;
466 if (rdev
->is_atom_bios
)
467 radeon_atom_output_lock(encoder
, true);
469 radeon_combios_output_lock(encoder
, true);
470 radeon_legacy_tmds_int_dpms(encoder
, DRM_MODE_DPMS_OFF
);
473 static void radeon_legacy_tmds_int_commit(struct drm_encoder
*encoder
)
475 struct radeon_device
*rdev
= encoder
->dev
->dev_private
;
477 radeon_legacy_tmds_int_dpms(encoder
, DRM_MODE_DPMS_ON
);
479 if (rdev
->is_atom_bios
)
480 radeon_atom_output_lock(encoder
, true);
482 radeon_combios_output_lock(encoder
, true);
485 static void radeon_legacy_tmds_int_mode_set(struct drm_encoder
*encoder
,
486 struct drm_display_mode
*mode
,
487 struct drm_display_mode
*adjusted_mode
)
489 struct drm_device
*dev
= encoder
->dev
;
490 struct radeon_device
*rdev
= dev
->dev_private
;
491 struct radeon_crtc
*radeon_crtc
= to_radeon_crtc(encoder
->crtc
);
492 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
493 uint32_t tmp
, tmds_pll_cntl
, tmds_transmitter_cntl
, fp_gen_cntl
;
498 tmp
= tmds_pll_cntl
= RREG32(RADEON_TMDS_PLL_CNTL
);
500 if (rdev
->family
== CHIP_RV280
) {
501 /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
503 tmds_pll_cntl
^= (1 << 22);
506 if (radeon_encoder
->enc_priv
) {
507 struct radeon_encoder_int_tmds
*tmds
= (struct radeon_encoder_int_tmds
*)radeon_encoder
->enc_priv
;
509 for (i
= 0; i
< 4; i
++) {
510 if (tmds
->tmds_pll
[i
].freq
== 0)
512 if ((uint32_t)(mode
->clock
/ 10) < tmds
->tmds_pll
[i
].freq
) {
513 tmp
= tmds
->tmds_pll
[i
].value
;
519 if (ASIC_IS_R300(rdev
) || (rdev
->family
== CHIP_RV280
)) {
520 if (tmp
& 0xfff00000)
523 tmds_pll_cntl
&= 0xfff00000;
524 tmds_pll_cntl
|= tmp
;
529 tmds_transmitter_cntl
= RREG32(RADEON_TMDS_TRANSMITTER_CNTL
) &
530 ~(RADEON_TMDS_TRANSMITTER_PLLRST
);
532 if (rdev
->family
== CHIP_R200
||
533 rdev
->family
== CHIP_R100
||
535 tmds_transmitter_cntl
&= ~(RADEON_TMDS_TRANSMITTER_PLLEN
);
536 else /* RV chips got this bit reversed */
537 tmds_transmitter_cntl
|= RADEON_TMDS_TRANSMITTER_PLLEN
;
539 fp_gen_cntl
= (RREG32(RADEON_FP_GEN_CNTL
) |
540 (RADEON_FP_CRTC_DONT_SHADOW_VPAR
|
541 RADEON_FP_CRTC_DONT_SHADOW_HEND
));
543 fp_gen_cntl
&= ~(RADEON_FP_FPON
| RADEON_FP_TMDS_EN
);
545 fp_gen_cntl
&= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN
|
546 RADEON_FP_DFP_SYNC_SEL
|
547 RADEON_FP_CRT_SYNC_SEL
|
548 RADEON_FP_CRTC_LOCK_8DOT
|
549 RADEON_FP_USE_SHADOW_EN
|
550 RADEON_FP_CRTC_USE_SHADOW_VEND
|
551 RADEON_FP_CRT_SYNC_ALT
);
553 if (1) /* FIXME rgbBits == 8 */
554 fp_gen_cntl
|= RADEON_FP_PANEL_FORMAT
; /* 24 bit format */
556 fp_gen_cntl
&= ~RADEON_FP_PANEL_FORMAT
;/* 18 bit format */
558 if (radeon_crtc
->crtc_id
== 0) {
559 if (ASIC_IS_R300(rdev
) || rdev
->family
== CHIP_R200
) {
560 fp_gen_cntl
&= ~R200_FP_SOURCE_SEL_MASK
;
561 if (radeon_encoder
->rmx_type
!= RMX_OFF
)
562 fp_gen_cntl
|= R200_FP_SOURCE_SEL_RMX
;
564 fp_gen_cntl
|= R200_FP_SOURCE_SEL_CRTC1
;
566 fp_gen_cntl
&= ~RADEON_FP_SEL_CRTC2
;
568 if (ASIC_IS_R300(rdev
) || rdev
->family
== CHIP_R200
) {
569 fp_gen_cntl
&= ~R200_FP_SOURCE_SEL_MASK
;
570 fp_gen_cntl
|= R200_FP_SOURCE_SEL_CRTC2
;
572 fp_gen_cntl
|= RADEON_FP_SEL_CRTC2
;
575 WREG32(RADEON_TMDS_PLL_CNTL
, tmds_pll_cntl
);
576 WREG32(RADEON_TMDS_TRANSMITTER_CNTL
, tmds_transmitter_cntl
);
577 WREG32(RADEON_FP_GEN_CNTL
, fp_gen_cntl
);
579 if (rdev
->is_atom_bios
)
580 radeon_atombios_encoder_crtc_scratch_regs(encoder
, radeon_crtc
->crtc_id
);
582 radeon_combios_encoder_crtc_scratch_regs(encoder
, radeon_crtc
->crtc_id
);
585 static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs
= {
586 .dpms
= radeon_legacy_tmds_int_dpms
,
587 .mode_fixup
= radeon_legacy_tmds_int_mode_fixup
,
588 .prepare
= radeon_legacy_tmds_int_prepare
,
589 .mode_set
= radeon_legacy_tmds_int_mode_set
,
590 .commit
= radeon_legacy_tmds_int_commit
,
591 .disable
= radeon_legacy_encoder_disable
,
595 static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs
= {
596 .destroy
= radeon_enc_destroy
,
599 static bool radeon_legacy_tmds_ext_mode_fixup(struct drm_encoder
*encoder
,
600 struct drm_display_mode
*mode
,
601 struct drm_display_mode
*adjusted_mode
)
603 /* set the active encoder to connector routing */
604 radeon_encoder_set_active_device(encoder
);
605 drm_mode_set_crtcinfo(adjusted_mode
, 0);
610 static void radeon_legacy_tmds_ext_dpms(struct drm_encoder
*encoder
, int mode
)
612 struct drm_device
*dev
= encoder
->dev
;
613 struct radeon_device
*rdev
= dev
->dev_private
;
614 uint32_t fp2_gen_cntl
= RREG32(RADEON_FP2_GEN_CNTL
);
618 case DRM_MODE_DPMS_ON
:
619 fp2_gen_cntl
&= ~RADEON_FP2_BLANK_EN
;
620 fp2_gen_cntl
|= (RADEON_FP2_ON
| RADEON_FP2_DVO_EN
);
622 case DRM_MODE_DPMS_STANDBY
:
623 case DRM_MODE_DPMS_SUSPEND
:
624 case DRM_MODE_DPMS_OFF
:
625 fp2_gen_cntl
|= RADEON_FP2_BLANK_EN
;
626 fp2_gen_cntl
&= ~(RADEON_FP2_ON
| RADEON_FP2_DVO_EN
);
630 WREG32(RADEON_FP2_GEN_CNTL
, fp2_gen_cntl
);
632 if (rdev
->is_atom_bios
)
633 radeon_atombios_encoder_dpms_scratch_regs(encoder
, (mode
== DRM_MODE_DPMS_ON
) ? true : false);
635 radeon_combios_encoder_dpms_scratch_regs(encoder
, (mode
== DRM_MODE_DPMS_ON
) ? true : false);
638 static void radeon_legacy_tmds_ext_prepare(struct drm_encoder
*encoder
)
640 struct radeon_device
*rdev
= encoder
->dev
->dev_private
;
642 if (rdev
->is_atom_bios
)
643 radeon_atom_output_lock(encoder
, true);
645 radeon_combios_output_lock(encoder
, true);
646 radeon_legacy_tmds_ext_dpms(encoder
, DRM_MODE_DPMS_OFF
);
649 static void radeon_legacy_tmds_ext_commit(struct drm_encoder
*encoder
)
651 struct radeon_device
*rdev
= encoder
->dev
->dev_private
;
652 radeon_legacy_tmds_ext_dpms(encoder
, DRM_MODE_DPMS_ON
);
654 if (rdev
->is_atom_bios
)
655 radeon_atom_output_lock(encoder
, false);
657 radeon_combios_output_lock(encoder
, false);
660 static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder
*encoder
,
661 struct drm_display_mode
*mode
,
662 struct drm_display_mode
*adjusted_mode
)
664 struct drm_device
*dev
= encoder
->dev
;
665 struct radeon_device
*rdev
= dev
->dev_private
;
666 struct radeon_crtc
*radeon_crtc
= to_radeon_crtc(encoder
->crtc
);
667 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
668 uint32_t fp2_gen_cntl
;
672 if (rdev
->is_atom_bios
) {
673 radeon_encoder
->pixel_clock
= adjusted_mode
->clock
;
674 atombios_external_tmds_setup(encoder
, ATOM_ENABLE
);
675 fp2_gen_cntl
= RREG32(RADEON_FP2_GEN_CNTL
);
677 fp2_gen_cntl
= RREG32(RADEON_FP2_GEN_CNTL
);
679 if (1) /* FIXME rgbBits == 8 */
680 fp2_gen_cntl
|= RADEON_FP2_PANEL_FORMAT
; /* 24 bit format, */
682 fp2_gen_cntl
&= ~RADEON_FP2_PANEL_FORMAT
;/* 18 bit format, */
684 fp2_gen_cntl
&= ~(RADEON_FP2_ON
|
686 RADEON_FP2_DVO_RATE_SEL_SDR
);
688 /* XXX: these are oem specific */
689 if (ASIC_IS_R300(rdev
)) {
690 if ((dev
->pdev
->device
== 0x4850) &&
691 (dev
->pdev
->subsystem_vendor
== 0x1028) &&
692 (dev
->pdev
->subsystem_device
== 0x2001)) /* Dell Inspiron 8600 */
693 fp2_gen_cntl
|= R300_FP2_DVO_CLOCK_MODE_SINGLE
;
695 fp2_gen_cntl
|= RADEON_FP2_PAD_FLOP_EN
| R300_FP2_DVO_CLOCK_MODE_SINGLE
;
697 /*if (mode->clock > 165000)
698 fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
702 if (radeon_crtc
->crtc_id
== 0) {
703 if ((rdev
->family
== CHIP_R200
) || ASIC_IS_R300(rdev
)) {
704 fp2_gen_cntl
&= ~R200_FP2_SOURCE_SEL_MASK
;
705 if (radeon_encoder
->rmx_type
!= RMX_OFF
)
706 fp2_gen_cntl
|= R200_FP2_SOURCE_SEL_RMX
;
708 fp2_gen_cntl
|= R200_FP2_SOURCE_SEL_CRTC1
;
710 fp2_gen_cntl
&= ~RADEON_FP2_SRC_SEL_CRTC2
;
712 if ((rdev
->family
== CHIP_R200
) || ASIC_IS_R300(rdev
)) {
713 fp2_gen_cntl
&= ~R200_FP2_SOURCE_SEL_MASK
;
714 fp2_gen_cntl
|= R200_FP2_SOURCE_SEL_CRTC2
;
716 fp2_gen_cntl
|= RADEON_FP2_SRC_SEL_CRTC2
;
719 WREG32(RADEON_FP2_GEN_CNTL
, fp2_gen_cntl
);
721 if (rdev
->is_atom_bios
)
722 radeon_atombios_encoder_crtc_scratch_regs(encoder
, radeon_crtc
->crtc_id
);
724 radeon_combios_encoder_crtc_scratch_regs(encoder
, radeon_crtc
->crtc_id
);
727 static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs
= {
728 .dpms
= radeon_legacy_tmds_ext_dpms
,
729 .mode_fixup
= radeon_legacy_tmds_ext_mode_fixup
,
730 .prepare
= radeon_legacy_tmds_ext_prepare
,
731 .mode_set
= radeon_legacy_tmds_ext_mode_set
,
732 .commit
= radeon_legacy_tmds_ext_commit
,
733 .disable
= radeon_legacy_encoder_disable
,
737 static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs
= {
738 .destroy
= radeon_enc_destroy
,
741 static bool radeon_legacy_tv_dac_mode_fixup(struct drm_encoder
*encoder
,
742 struct drm_display_mode
*mode
,
743 struct drm_display_mode
*adjusted_mode
)
745 /* set the active encoder to connector routing */
746 radeon_encoder_set_active_device(encoder
);
747 drm_mode_set_crtcinfo(adjusted_mode
, 0);
752 static void radeon_legacy_tv_dac_dpms(struct drm_encoder
*encoder
, int mode
)
754 struct drm_device
*dev
= encoder
->dev
;
755 struct radeon_device
*rdev
= dev
->dev_private
;
756 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
757 uint32_t fp2_gen_cntl
= 0, crtc2_gen_cntl
= 0, tv_dac_cntl
= 0;
758 uint32_t tv_master_cntl
= 0;
762 is_tv
= radeon_encoder
->active_device
& ATOM_DEVICE_TV_SUPPORT
? true : false;
764 if (rdev
->family
== CHIP_R200
)
765 fp2_gen_cntl
= RREG32(RADEON_FP2_GEN_CNTL
);
768 tv_master_cntl
= RREG32(RADEON_TV_MASTER_CNTL
);
770 crtc2_gen_cntl
= RREG32(RADEON_CRTC2_GEN_CNTL
);
771 tv_dac_cntl
= RREG32(RADEON_TV_DAC_CNTL
);
775 case DRM_MODE_DPMS_ON
:
776 if (rdev
->family
== CHIP_R200
) {
777 fp2_gen_cntl
|= (RADEON_FP2_ON
| RADEON_FP2_DVO_EN
);
780 tv_master_cntl
|= RADEON_TV_ON
;
782 crtc2_gen_cntl
|= RADEON_CRTC2_CRT2_ON
;
784 if (rdev
->family
== CHIP_R420
||
785 rdev
->family
== CHIP_R423
||
786 rdev
->family
== CHIP_RV410
)
787 tv_dac_cntl
&= ~(R420_TV_DAC_RDACPD
|
790 RADEON_TV_DAC_BGSLEEP
);
792 tv_dac_cntl
&= ~(RADEON_TV_DAC_RDACPD
|
793 RADEON_TV_DAC_GDACPD
|
794 RADEON_TV_DAC_BDACPD
|
795 RADEON_TV_DAC_BGSLEEP
);
798 case DRM_MODE_DPMS_STANDBY
:
799 case DRM_MODE_DPMS_SUSPEND
:
800 case DRM_MODE_DPMS_OFF
:
801 if (rdev
->family
== CHIP_R200
)
802 fp2_gen_cntl
&= ~(RADEON_FP2_ON
| RADEON_FP2_DVO_EN
);
805 tv_master_cntl
&= ~RADEON_TV_ON
;
807 crtc2_gen_cntl
&= ~RADEON_CRTC2_CRT2_ON
;
809 if (rdev
->family
== CHIP_R420
||
810 rdev
->family
== CHIP_R423
||
811 rdev
->family
== CHIP_RV410
)
812 tv_dac_cntl
|= (R420_TV_DAC_RDACPD
|
815 RADEON_TV_DAC_BGSLEEP
);
817 tv_dac_cntl
|= (RADEON_TV_DAC_RDACPD
|
818 RADEON_TV_DAC_GDACPD
|
819 RADEON_TV_DAC_BDACPD
|
820 RADEON_TV_DAC_BGSLEEP
);
825 if (rdev
->family
== CHIP_R200
) {
826 WREG32(RADEON_FP2_GEN_CNTL
, fp2_gen_cntl
);
829 WREG32(RADEON_TV_MASTER_CNTL
, tv_master_cntl
);
831 WREG32(RADEON_CRTC2_GEN_CNTL
, crtc2_gen_cntl
);
832 WREG32(RADEON_TV_DAC_CNTL
, tv_dac_cntl
);
835 if (rdev
->is_atom_bios
)
836 radeon_atombios_encoder_dpms_scratch_regs(encoder
, (mode
== DRM_MODE_DPMS_ON
) ? true : false);
838 radeon_combios_encoder_dpms_scratch_regs(encoder
, (mode
== DRM_MODE_DPMS_ON
) ? true : false);
841 static void radeon_legacy_tv_dac_prepare(struct drm_encoder
*encoder
)
843 struct radeon_device
*rdev
= encoder
->dev
->dev_private
;
845 if (rdev
->is_atom_bios
)
846 radeon_atom_output_lock(encoder
, true);
848 radeon_combios_output_lock(encoder
, true);
849 radeon_legacy_tv_dac_dpms(encoder
, DRM_MODE_DPMS_OFF
);
852 static void radeon_legacy_tv_dac_commit(struct drm_encoder
*encoder
)
854 struct radeon_device
*rdev
= encoder
->dev
->dev_private
;
856 radeon_legacy_tv_dac_dpms(encoder
, DRM_MODE_DPMS_ON
);
858 if (rdev
->is_atom_bios
)
859 radeon_atom_output_lock(encoder
, true);
861 radeon_combios_output_lock(encoder
, true);
864 static void radeon_legacy_tv_dac_mode_set(struct drm_encoder
*encoder
,
865 struct drm_display_mode
*mode
,
866 struct drm_display_mode
*adjusted_mode
)
868 struct drm_device
*dev
= encoder
->dev
;
869 struct radeon_device
*rdev
= dev
->dev_private
;
870 struct radeon_crtc
*radeon_crtc
= to_radeon_crtc(encoder
->crtc
);
871 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
872 struct radeon_encoder_tv_dac
*tv_dac
= radeon_encoder
->enc_priv
;
873 uint32_t tv_dac_cntl
, gpiopad_a
= 0, dac2_cntl
, disp_output_cntl
= 0;
874 uint32_t disp_hw_debug
= 0, fp2_gen_cntl
= 0, disp_tv_out_cntl
= 0;
879 is_tv
= radeon_encoder
->active_device
& ATOM_DEVICE_TV_SUPPORT
? true : false;
881 if (rdev
->family
!= CHIP_R200
) {
882 tv_dac_cntl
= RREG32(RADEON_TV_DAC_CNTL
);
883 if (rdev
->family
== CHIP_R420
||
884 rdev
->family
== CHIP_R423
||
885 rdev
->family
== CHIP_RV410
) {
886 tv_dac_cntl
&= ~(RADEON_TV_DAC_STD_MASK
|
887 RADEON_TV_DAC_BGADJ_MASK
|
888 R420_TV_DAC_DACADJ_MASK
|
892 R420_TV_DAC_TVENABLE
);
894 tv_dac_cntl
&= ~(RADEON_TV_DAC_STD_MASK
|
895 RADEON_TV_DAC_BGADJ_MASK
|
896 RADEON_TV_DAC_DACADJ_MASK
|
897 RADEON_TV_DAC_RDACPD
|
898 RADEON_TV_DAC_GDACPD
|
899 RADEON_TV_DAC_BDACPD
);
904 struct radeon_encoder_tv_dac
*tv_dac
= radeon_encoder
->enc_priv
;
905 tv_dac_cntl
|= (RADEON_TV_DAC_NBLANK
|
906 RADEON_TV_DAC_NHOLD
|
907 RADEON_TV_DAC_STD_PS2
|
908 tv_dac
->ps2_tvdac_adj
);
910 tv_dac_cntl
|= (RADEON_TV_DAC_NBLANK
|
911 RADEON_TV_DAC_NHOLD
|
912 RADEON_TV_DAC_STD_PS2
);
914 WREG32(RADEON_TV_DAC_CNTL
, tv_dac_cntl
);
917 if (ASIC_IS_R300(rdev
)) {
918 gpiopad_a
= RREG32(RADEON_GPIOPAD_A
) | 1;
919 disp_output_cntl
= RREG32(RADEON_DISP_OUTPUT_CNTL
);
922 if (rdev
->family
== CHIP_R200
|| ASIC_IS_R300(rdev
))
923 disp_tv_out_cntl
= RREG32(RADEON_DISP_TV_OUT_CNTL
);
925 disp_hw_debug
= RREG32(RADEON_DISP_HW_DEBUG
);
927 if (rdev
->family
== CHIP_R200
)
928 fp2_gen_cntl
= RREG32(RADEON_FP2_GEN_CNTL
);
933 dac_cntl
= RREG32(RADEON_DAC_CNTL
);
934 dac_cntl
&= ~RADEON_DAC_TVO_EN
;
935 WREG32(RADEON_DAC_CNTL
, dac_cntl
);
937 if (ASIC_IS_R300(rdev
))
938 gpiopad_a
= RREG32(RADEON_GPIOPAD_A
) & ~1;
940 dac2_cntl
= RREG32(RADEON_DAC_CNTL2
) & ~RADEON_DAC2_DAC2_CLK_SEL
;
941 if (radeon_crtc
->crtc_id
== 0) {
942 if (ASIC_IS_R300(rdev
)) {
943 disp_output_cntl
&= ~RADEON_DISP_TVDAC_SOURCE_MASK
;
944 disp_output_cntl
|= (RADEON_DISP_TVDAC_SOURCE_CRTC
|
945 RADEON_DISP_TV_SOURCE_CRTC
);
947 if (rdev
->family
>= CHIP_R200
) {
948 disp_tv_out_cntl
&= ~RADEON_DISP_TV_PATH_SRC_CRTC2
;
950 disp_hw_debug
|= RADEON_CRT2_DISP1_SEL
;
953 if (ASIC_IS_R300(rdev
)) {
954 disp_output_cntl
&= ~RADEON_DISP_TVDAC_SOURCE_MASK
;
955 disp_output_cntl
|= RADEON_DISP_TV_SOURCE_CRTC
;
957 if (rdev
->family
>= CHIP_R200
) {
958 disp_tv_out_cntl
|= RADEON_DISP_TV_PATH_SRC_CRTC2
;
960 disp_hw_debug
&= ~RADEON_CRT2_DISP1_SEL
;
963 WREG32(RADEON_DAC_CNTL2
, dac2_cntl
);
966 dac2_cntl
= RREG32(RADEON_DAC_CNTL2
) | RADEON_DAC2_DAC2_CLK_SEL
;
968 if (radeon_crtc
->crtc_id
== 0) {
969 if (ASIC_IS_R300(rdev
)) {
970 disp_output_cntl
&= ~RADEON_DISP_TVDAC_SOURCE_MASK
;
971 disp_output_cntl
|= RADEON_DISP_TVDAC_SOURCE_CRTC
;
972 } else if (rdev
->family
== CHIP_R200
) {
973 fp2_gen_cntl
&= ~(R200_FP2_SOURCE_SEL_MASK
|
974 RADEON_FP2_DVO_RATE_SEL_SDR
);
976 disp_hw_debug
|= RADEON_CRT2_DISP1_SEL
;
978 if (ASIC_IS_R300(rdev
)) {
979 disp_output_cntl
&= ~RADEON_DISP_TVDAC_SOURCE_MASK
;
980 disp_output_cntl
|= RADEON_DISP_TVDAC_SOURCE_CRTC2
;
981 } else if (rdev
->family
== CHIP_R200
) {
982 fp2_gen_cntl
&= ~(R200_FP2_SOURCE_SEL_MASK
|
983 RADEON_FP2_DVO_RATE_SEL_SDR
);
984 fp2_gen_cntl
|= R200_FP2_SOURCE_SEL_CRTC2
;
986 disp_hw_debug
&= ~RADEON_CRT2_DISP1_SEL
;
988 WREG32(RADEON_DAC_CNTL2
, dac2_cntl
);
991 if (ASIC_IS_R300(rdev
)) {
992 WREG32_P(RADEON_GPIOPAD_A
, gpiopad_a
, ~1);
993 WREG32(RADEON_DISP_OUTPUT_CNTL
, disp_output_cntl
);
996 if (rdev
->family
>= CHIP_R200
)
997 WREG32(RADEON_DISP_TV_OUT_CNTL
, disp_tv_out_cntl
);
999 WREG32(RADEON_DISP_HW_DEBUG
, disp_hw_debug
);
1001 if (rdev
->family
== CHIP_R200
)
1002 WREG32(RADEON_FP2_GEN_CNTL
, fp2_gen_cntl
);
1005 radeon_legacy_tv_mode_set(encoder
, mode
, adjusted_mode
);
1007 if (rdev
->is_atom_bios
)
1008 radeon_atombios_encoder_crtc_scratch_regs(encoder
, radeon_crtc
->crtc_id
);
1010 radeon_combios_encoder_crtc_scratch_regs(encoder
, radeon_crtc
->crtc_id
);
1014 static bool r300_legacy_tv_detect(struct drm_encoder
*encoder
,
1015 struct drm_connector
*connector
)
1017 struct drm_device
*dev
= encoder
->dev
;
1018 struct radeon_device
*rdev
= dev
->dev_private
;
1019 uint32_t crtc2_gen_cntl
, tv_dac_cntl
, dac_cntl2
, dac_ext_cntl
;
1020 uint32_t disp_output_cntl
, gpiopad_a
, tmp
;
1023 /* save regs needed */
1024 gpiopad_a
= RREG32(RADEON_GPIOPAD_A
);
1025 dac_cntl2
= RREG32(RADEON_DAC_CNTL2
);
1026 crtc2_gen_cntl
= RREG32(RADEON_CRTC2_GEN_CNTL
);
1027 dac_ext_cntl
= RREG32(RADEON_DAC_EXT_CNTL
);
1028 tv_dac_cntl
= RREG32(RADEON_TV_DAC_CNTL
);
1029 disp_output_cntl
= RREG32(RADEON_DISP_OUTPUT_CNTL
);
1031 WREG32_P(RADEON_GPIOPAD_A
, 0, ~1);
1033 WREG32(RADEON_DAC_CNTL2
, RADEON_DAC2_DAC2_CLK_SEL
);
1035 WREG32(RADEON_CRTC2_GEN_CNTL
,
1036 RADEON_CRTC2_CRT2_ON
| RADEON_CRTC2_VSYNC_TRISTAT
);
1038 tmp
= disp_output_cntl
& ~RADEON_DISP_TVDAC_SOURCE_MASK
;
1039 tmp
|= RADEON_DISP_TVDAC_SOURCE_CRTC2
;
1040 WREG32(RADEON_DISP_OUTPUT_CNTL
, tmp
);
1042 WREG32(RADEON_DAC_EXT_CNTL
,
1043 RADEON_DAC2_FORCE_BLANK_OFF_EN
|
1044 RADEON_DAC2_FORCE_DATA_EN
|
1045 RADEON_DAC_FORCE_DATA_SEL_RGB
|
1046 (0xec << RADEON_DAC_FORCE_DATA_SHIFT
));
1048 WREG32(RADEON_TV_DAC_CNTL
,
1049 RADEON_TV_DAC_STD_NTSC
|
1050 (8 << RADEON_TV_DAC_BGADJ_SHIFT
) |
1051 (6 << RADEON_TV_DAC_DACADJ_SHIFT
));
1053 RREG32(RADEON_TV_DAC_CNTL
);
1056 WREG32(RADEON_TV_DAC_CNTL
,
1057 RADEON_TV_DAC_NBLANK
|
1058 RADEON_TV_DAC_NHOLD
|
1059 RADEON_TV_MONITOR_DETECT_EN
|
1060 RADEON_TV_DAC_STD_NTSC
|
1061 (8 << RADEON_TV_DAC_BGADJ_SHIFT
) |
1062 (6 << RADEON_TV_DAC_DACADJ_SHIFT
));
1064 RREG32(RADEON_TV_DAC_CNTL
);
1067 tmp
= RREG32(RADEON_TV_DAC_CNTL
);
1068 if ((tmp
& RADEON_TV_DAC_GDACDET
) != 0) {
1070 DRM_DEBUG("S-video TV connection detected\n");
1071 } else if ((tmp
& RADEON_TV_DAC_BDACDET
) != 0) {
1073 DRM_DEBUG("Composite TV connection detected\n");
1076 WREG32(RADEON_TV_DAC_CNTL
, tv_dac_cntl
);
1077 WREG32(RADEON_DAC_EXT_CNTL
, dac_ext_cntl
);
1078 WREG32(RADEON_CRTC2_GEN_CNTL
, crtc2_gen_cntl
);
1079 WREG32(RADEON_DISP_OUTPUT_CNTL
, disp_output_cntl
);
1080 WREG32(RADEON_DAC_CNTL2
, dac_cntl2
);
1081 WREG32_P(RADEON_GPIOPAD_A
, gpiopad_a
, ~1);
1085 static bool radeon_legacy_tv_detect(struct drm_encoder
*encoder
,
1086 struct drm_connector
*connector
)
1088 struct drm_device
*dev
= encoder
->dev
;
1089 struct radeon_device
*rdev
= dev
->dev_private
;
1090 uint32_t tv_dac_cntl
, dac_cntl2
;
1091 uint32_t config_cntl
, tv_pre_dac_mux_cntl
, tv_master_cntl
, tmp
;
1094 if (ASIC_IS_R300(rdev
))
1095 return r300_legacy_tv_detect(encoder
, connector
);
1097 dac_cntl2
= RREG32(RADEON_DAC_CNTL2
);
1098 tv_master_cntl
= RREG32(RADEON_TV_MASTER_CNTL
);
1099 tv_dac_cntl
= RREG32(RADEON_TV_DAC_CNTL
);
1100 config_cntl
= RREG32(RADEON_CONFIG_CNTL
);
1101 tv_pre_dac_mux_cntl
= RREG32(RADEON_TV_PRE_DAC_MUX_CNTL
);
1103 tmp
= dac_cntl2
& ~RADEON_DAC2_DAC2_CLK_SEL
;
1104 WREG32(RADEON_DAC_CNTL2
, tmp
);
1106 tmp
= tv_master_cntl
| RADEON_TV_ON
;
1107 tmp
&= ~(RADEON_TV_ASYNC_RST
|
1108 RADEON_RESTART_PHASE_FIX
|
1109 RADEON_CRT_FIFO_CE_EN
|
1110 RADEON_TV_FIFO_CE_EN
|
1111 RADEON_RE_SYNC_NOW_SEL_MASK
);
1112 tmp
|= RADEON_TV_FIFO_ASYNC_RST
| RADEON_CRT_ASYNC_RST
;
1113 WREG32(RADEON_TV_MASTER_CNTL
, tmp
);
1115 tmp
= RADEON_TV_DAC_NBLANK
| RADEON_TV_DAC_NHOLD
|
1116 RADEON_TV_MONITOR_DETECT_EN
| RADEON_TV_DAC_STD_NTSC
|
1117 (8 << RADEON_TV_DAC_BGADJ_SHIFT
);
1119 if (config_cntl
& RADEON_CFG_ATI_REV_ID_MASK
)
1120 tmp
|= (4 << RADEON_TV_DAC_DACADJ_SHIFT
);
1122 tmp
|= (8 << RADEON_TV_DAC_DACADJ_SHIFT
);
1123 WREG32(RADEON_TV_DAC_CNTL
, tmp
);
1125 tmp
= RADEON_C_GRN_EN
| RADEON_CMP_BLU_EN
|
1126 RADEON_RED_MX_FORCE_DAC_DATA
|
1127 RADEON_GRN_MX_FORCE_DAC_DATA
|
1128 RADEON_BLU_MX_FORCE_DAC_DATA
|
1129 (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT
);
1130 WREG32(RADEON_TV_PRE_DAC_MUX_CNTL
, tmp
);
1133 tmp
= RREG32(RADEON_TV_DAC_CNTL
);
1134 if (tmp
& RADEON_TV_DAC_GDACDET
) {
1136 DRM_DEBUG("S-video TV connection detected\n");
1137 } else if ((tmp
& RADEON_TV_DAC_BDACDET
) != 0) {
1139 DRM_DEBUG("Composite TV connection detected\n");
1142 WREG32(RADEON_TV_PRE_DAC_MUX_CNTL
, tv_pre_dac_mux_cntl
);
1143 WREG32(RADEON_TV_DAC_CNTL
, tv_dac_cntl
);
1144 WREG32(RADEON_TV_MASTER_CNTL
, tv_master_cntl
);
1145 WREG32(RADEON_DAC_CNTL2
, dac_cntl2
);
1149 static enum drm_connector_status
radeon_legacy_tv_dac_detect(struct drm_encoder
*encoder
,
1150 struct drm_connector
*connector
)
1152 struct drm_device
*dev
= encoder
->dev
;
1153 struct radeon_device
*rdev
= dev
->dev_private
;
1154 uint32_t crtc2_gen_cntl
, tv_dac_cntl
, dac_cntl2
, dac_ext_cntl
;
1155 uint32_t disp_hw_debug
, disp_output_cntl
, gpiopad_a
, pixclks_cntl
, tmp
;
1156 enum drm_connector_status found
= connector_status_disconnected
;
1157 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
1158 struct radeon_encoder_tv_dac
*tv_dac
= radeon_encoder
->enc_priv
;
1161 if (connector
->connector_type
== DRM_MODE_CONNECTOR_SVIDEO
||
1162 connector
->connector_type
== DRM_MODE_CONNECTOR_Composite
||
1163 connector
->connector_type
== DRM_MODE_CONNECTOR_9PinDIN
) {
1166 if (radeon_encoder
->active_device
&& !(radeon_encoder
->active_device
& ATOM_DEVICE_TV_SUPPORT
))
1167 return connector_status_disconnected
;
1169 tv_detect
= radeon_legacy_tv_detect(encoder
, connector
);
1170 if (tv_detect
&& tv_dac
)
1171 found
= connector_status_connected
;
1175 /* don't probe if the encoder is being used for something else not CRT related */
1176 if (radeon_encoder
->active_device
&& !(radeon_encoder
->active_device
& ATOM_DEVICE_CRT_SUPPORT
)) {
1177 DRM_INFO("not detecting due to %08x\n", radeon_encoder
->active_device
);
1178 return connector_status_disconnected
;
1181 /* save the regs we need */
1182 pixclks_cntl
= RREG32_PLL(RADEON_PIXCLKS_CNTL
);
1183 gpiopad_a
= ASIC_IS_R300(rdev
) ? RREG32(RADEON_GPIOPAD_A
) : 0;
1184 disp_output_cntl
= ASIC_IS_R300(rdev
) ? RREG32(RADEON_DISP_OUTPUT_CNTL
) : 0;
1185 disp_hw_debug
= ASIC_IS_R300(rdev
) ? 0 : RREG32(RADEON_DISP_HW_DEBUG
);
1186 crtc2_gen_cntl
= RREG32(RADEON_CRTC2_GEN_CNTL
);
1187 tv_dac_cntl
= RREG32(RADEON_TV_DAC_CNTL
);
1188 dac_ext_cntl
= RREG32(RADEON_DAC_EXT_CNTL
);
1189 dac_cntl2
= RREG32(RADEON_DAC_CNTL2
);
1191 tmp
= pixclks_cntl
& ~(RADEON_PIX2CLK_ALWAYS_ONb
1192 | RADEON_PIX2CLK_DAC_ALWAYS_ONb
);
1193 WREG32_PLL(RADEON_PIXCLKS_CNTL
, tmp
);
1195 if (ASIC_IS_R300(rdev
))
1196 WREG32_P(RADEON_GPIOPAD_A
, 1, ~1);
1198 tmp
= crtc2_gen_cntl
& ~RADEON_CRTC2_PIX_WIDTH_MASK
;
1199 tmp
|= RADEON_CRTC2_CRT2_ON
|
1200 (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT
);
1202 WREG32(RADEON_CRTC2_GEN_CNTL
, tmp
);
1204 if (ASIC_IS_R300(rdev
)) {
1205 tmp
= disp_output_cntl
& ~RADEON_DISP_TVDAC_SOURCE_MASK
;
1206 tmp
|= RADEON_DISP_TVDAC_SOURCE_CRTC2
;
1207 WREG32(RADEON_DISP_OUTPUT_CNTL
, tmp
);
1209 tmp
= disp_hw_debug
& ~RADEON_CRT2_DISP1_SEL
;
1210 WREG32(RADEON_DISP_HW_DEBUG
, tmp
);
1213 tmp
= RADEON_TV_DAC_NBLANK
|
1214 RADEON_TV_DAC_NHOLD
|
1215 RADEON_TV_MONITOR_DETECT_EN
|
1216 RADEON_TV_DAC_STD_PS2
;
1218 WREG32(RADEON_TV_DAC_CNTL
, tmp
);
1220 tmp
= RADEON_DAC2_FORCE_BLANK_OFF_EN
|
1221 RADEON_DAC2_FORCE_DATA_EN
;
1224 tmp
|= RADEON_DAC_FORCE_DATA_SEL_RGB
;
1226 tmp
|= RADEON_DAC_FORCE_DATA_SEL_G
;
1228 if (ASIC_IS_R300(rdev
))
1229 tmp
|= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT
);
1231 tmp
|= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT
);
1233 WREG32(RADEON_DAC_EXT_CNTL
, tmp
);
1235 tmp
= dac_cntl2
| RADEON_DAC2_DAC2_CLK_SEL
| RADEON_DAC2_CMP_EN
;
1236 WREG32(RADEON_DAC_CNTL2
, tmp
);
1240 if (ASIC_IS_R300(rdev
)) {
1241 if (RREG32(RADEON_DAC_CNTL2
) & RADEON_DAC2_CMP_OUT_B
)
1242 found
= connector_status_connected
;
1244 if (RREG32(RADEON_DAC_CNTL2
) & RADEON_DAC2_CMP_OUTPUT
)
1245 found
= connector_status_connected
;
1248 /* restore regs we used */
1249 WREG32(RADEON_DAC_CNTL2
, dac_cntl2
);
1250 WREG32(RADEON_DAC_EXT_CNTL
, dac_ext_cntl
);
1251 WREG32(RADEON_TV_DAC_CNTL
, tv_dac_cntl
);
1252 WREG32(RADEON_CRTC2_GEN_CNTL
, crtc2_gen_cntl
);
1254 if (ASIC_IS_R300(rdev
)) {
1255 WREG32(RADEON_DISP_OUTPUT_CNTL
, disp_output_cntl
);
1256 WREG32_P(RADEON_GPIOPAD_A
, gpiopad_a
, ~1);
1258 WREG32(RADEON_DISP_HW_DEBUG
, disp_hw_debug
);
1260 WREG32_PLL(RADEON_PIXCLKS_CNTL
, pixclks_cntl
);
1266 static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs
= {
1267 .dpms
= radeon_legacy_tv_dac_dpms
,
1268 .mode_fixup
= radeon_legacy_tv_dac_mode_fixup
,
1269 .prepare
= radeon_legacy_tv_dac_prepare
,
1270 .mode_set
= radeon_legacy_tv_dac_mode_set
,
1271 .commit
= radeon_legacy_tv_dac_commit
,
1272 .detect
= radeon_legacy_tv_dac_detect
,
1273 .disable
= radeon_legacy_encoder_disable
,
1277 static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs
= {
1278 .destroy
= radeon_enc_destroy
,
1282 static struct radeon_encoder_int_tmds
*radeon_legacy_get_tmds_info(struct radeon_encoder
*encoder
)
1284 struct drm_device
*dev
= encoder
->base
.dev
;
1285 struct radeon_device
*rdev
= dev
->dev_private
;
1286 struct radeon_encoder_int_tmds
*tmds
= NULL
;
1289 tmds
= kzalloc(sizeof(struct radeon_encoder_int_tmds
), GFP_KERNEL
);
1294 if (rdev
->is_atom_bios
)
1295 ret
= radeon_atombios_get_tmds_info(encoder
, tmds
);
1297 ret
= radeon_legacy_get_tmds_info_from_combios(encoder
, tmds
);
1300 radeon_legacy_get_tmds_info_from_table(encoder
, tmds
);
1306 radeon_add_legacy_encoder(struct drm_device
*dev
, uint32_t encoder_id
, uint32_t supported_device
)
1308 struct radeon_device
*rdev
= dev
->dev_private
;
1309 struct drm_encoder
*encoder
;
1310 struct radeon_encoder
*radeon_encoder
;
1312 /* see if we already added it */
1313 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
, head
) {
1314 radeon_encoder
= to_radeon_encoder(encoder
);
1315 if (radeon_encoder
->encoder_id
== encoder_id
) {
1316 radeon_encoder
->devices
|= supported_device
;
1323 radeon_encoder
= kzalloc(sizeof(struct radeon_encoder
), GFP_KERNEL
);
1324 if (!radeon_encoder
)
1327 encoder
= &radeon_encoder
->base
;
1328 if (rdev
->flags
& RADEON_SINGLE_CRTC
)
1329 encoder
->possible_crtcs
= 0x1;
1331 encoder
->possible_crtcs
= 0x3;
1332 encoder
->possible_clones
= 0;
1334 radeon_encoder
->enc_priv
= NULL
;
1336 radeon_encoder
->encoder_id
= encoder_id
;
1337 radeon_encoder
->devices
= supported_device
;
1338 radeon_encoder
->rmx_type
= RMX_OFF
;
1340 switch (radeon_encoder
->encoder_id
) {
1341 case ENCODER_OBJECT_ID_INTERNAL_LVDS
:
1342 encoder
->possible_crtcs
= 0x1;
1343 drm_encoder_init(dev
, encoder
, &radeon_legacy_lvds_enc_funcs
, DRM_MODE_ENCODER_LVDS
);
1344 drm_encoder_helper_add(encoder
, &radeon_legacy_lvds_helper_funcs
);
1345 if (rdev
->is_atom_bios
)
1346 radeon_encoder
->enc_priv
= radeon_atombios_get_lvds_info(radeon_encoder
);
1348 radeon_encoder
->enc_priv
= radeon_combios_get_lvds_info(radeon_encoder
);
1349 radeon_encoder
->rmx_type
= RMX_FULL
;
1351 case ENCODER_OBJECT_ID_INTERNAL_TMDS1
:
1352 drm_encoder_init(dev
, encoder
, &radeon_legacy_tmds_int_enc_funcs
, DRM_MODE_ENCODER_TMDS
);
1353 drm_encoder_helper_add(encoder
, &radeon_legacy_tmds_int_helper_funcs
);
1354 radeon_encoder
->enc_priv
= radeon_legacy_get_tmds_info(radeon_encoder
);
1356 case ENCODER_OBJECT_ID_INTERNAL_DAC1
:
1357 drm_encoder_init(dev
, encoder
, &radeon_legacy_primary_dac_enc_funcs
, DRM_MODE_ENCODER_DAC
);
1358 drm_encoder_helper_add(encoder
, &radeon_legacy_primary_dac_helper_funcs
);
1359 if (rdev
->is_atom_bios
)
1360 radeon_encoder
->enc_priv
= radeon_atombios_get_primary_dac_info(radeon_encoder
);
1362 radeon_encoder
->enc_priv
= radeon_combios_get_primary_dac_info(radeon_encoder
);
1364 case ENCODER_OBJECT_ID_INTERNAL_DAC2
:
1365 drm_encoder_init(dev
, encoder
, &radeon_legacy_tv_dac_enc_funcs
, DRM_MODE_ENCODER_TVDAC
);
1366 drm_encoder_helper_add(encoder
, &radeon_legacy_tv_dac_helper_funcs
);
1367 if (rdev
->is_atom_bios
)
1368 radeon_encoder
->enc_priv
= radeon_atombios_get_tv_dac_info(radeon_encoder
);
1370 radeon_encoder
->enc_priv
= radeon_combios_get_tv_dac_info(radeon_encoder
);
1372 case ENCODER_OBJECT_ID_INTERNAL_DVO1
:
1373 drm_encoder_init(dev
, encoder
, &radeon_legacy_tmds_ext_enc_funcs
, DRM_MODE_ENCODER_TMDS
);
1374 drm_encoder_helper_add(encoder
, &radeon_legacy_tmds_ext_helper_funcs
);
1375 if (!rdev
->is_atom_bios
)
1376 radeon_combios_get_ext_tmds_info(radeon_encoder
);