1 /*************************************************************************
2 * myri10ge.c: Myricom Myri-10G Ethernet driver.
4 * Copyright (C) 2005 - 2009 Myricom, Inc.
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. Neither the name of Myricom, Inc. nor the names of its contributors
16 * may be used to endorse or promote products derived from this software
17 * without specific prior written permission.
19 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
32 * If the eeprom on your board is not recent enough, you will need to get a
33 * newer firmware image at:
34 * http://www.myri.com/scs/download-Myri10GE.html
36 * Contact Information:
38 * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
39 *************************************************************************/
41 #include <linux/tcp.h>
42 #include <linux/netdevice.h>
43 #include <linux/skbuff.h>
44 #include <linux/string.h>
45 #include <linux/module.h>
46 #include <linux/pci.h>
47 #include <linux/dma-mapping.h>
48 #include <linux/etherdevice.h>
49 #include <linux/if_ether.h>
50 #include <linux/if_vlan.h>
51 #include <linux/inet_lro.h>
52 #include <linux/dca.h>
54 #include <linux/inet.h>
56 #include <linux/ethtool.h>
57 #include <linux/firmware.h>
58 #include <linux/delay.h>
59 #include <linux/timer.h>
60 #include <linux/vmalloc.h>
61 #include <linux/crc32.h>
62 #include <linux/moduleparam.h>
64 #include <linux/log2.h>
65 #include <net/checksum.h>
68 #include <asm/byteorder.h>
70 #include <asm/processor.h>
75 #include "myri10ge_mcp.h"
76 #include "myri10ge_mcp_gen_header.h"
78 #define MYRI10GE_VERSION_STR "1.5.1-1.451"
80 MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
81 MODULE_AUTHOR("Maintainer: help@myri.com");
82 MODULE_VERSION(MYRI10GE_VERSION_STR
);
83 MODULE_LICENSE("Dual BSD/GPL");
85 #define MYRI10GE_MAX_ETHER_MTU 9014
87 #define MYRI10GE_ETH_STOPPED 0
88 #define MYRI10GE_ETH_STOPPING 1
89 #define MYRI10GE_ETH_STARTING 2
90 #define MYRI10GE_ETH_RUNNING 3
91 #define MYRI10GE_ETH_OPEN_FAILED 4
93 #define MYRI10GE_EEPROM_STRINGS_SIZE 256
94 #define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
95 #define MYRI10GE_MAX_LRO_DESCRIPTORS 8
96 #define MYRI10GE_LRO_MAX_PKTS 64
98 #define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
99 #define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
101 #define MYRI10GE_ALLOC_ORDER 0
102 #define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
103 #define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
105 #define MYRI10GE_MAX_SLICES 32
107 struct myri10ge_rx_buffer_state
{
110 DECLARE_PCI_UNMAP_ADDR(bus
)
111 DECLARE_PCI_UNMAP_LEN(len
)
114 struct myri10ge_tx_buffer_state
{
117 DECLARE_PCI_UNMAP_ADDR(bus
)
118 DECLARE_PCI_UNMAP_LEN(len
)
121 struct myri10ge_cmd
{
127 struct myri10ge_rx_buf
{
128 struct mcp_kreq_ether_recv __iomem
*lanai
; /* lanai ptr for recv ring */
129 struct mcp_kreq_ether_recv
*shadow
; /* host shadow of recv ring */
130 struct myri10ge_rx_buffer_state
*info
;
137 int mask
; /* number of rx slots -1 */
141 struct myri10ge_tx_buf
{
142 struct mcp_kreq_ether_send __iomem
*lanai
; /* lanai ptr for sendq */
143 __be32 __iomem
*send_go
; /* "go" doorbell ptr */
144 __be32 __iomem
*send_stop
; /* "stop" doorbell ptr */
145 struct mcp_kreq_ether_send
*req_list
; /* host shadow of sendq */
147 struct myri10ge_tx_buffer_state
*info
;
148 int mask
; /* number of transmit slots -1 */
149 int req ____cacheline_aligned
; /* transmit slots submitted */
150 int pkt_start
; /* packets started */
153 int done ____cacheline_aligned
; /* transmit slots completed */
154 int pkt_done
; /* packets completed */
159 struct myri10ge_rx_done
{
160 struct mcp_slot
*entry
;
164 struct net_lro_mgr lro_mgr
;
165 struct net_lro_desc lro_desc
[MYRI10GE_MAX_LRO_DESCRIPTORS
];
168 struct myri10ge_slice_netstats
{
169 unsigned long rx_packets
;
170 unsigned long tx_packets
;
171 unsigned long rx_bytes
;
172 unsigned long tx_bytes
;
173 unsigned long rx_dropped
;
174 unsigned long tx_dropped
;
177 struct myri10ge_slice_state
{
178 struct myri10ge_tx_buf tx
; /* transmit ring */
179 struct myri10ge_rx_buf rx_small
;
180 struct myri10ge_rx_buf rx_big
;
181 struct myri10ge_rx_done rx_done
;
182 struct net_device
*dev
;
183 struct napi_struct napi
;
184 struct myri10ge_priv
*mgp
;
185 struct myri10ge_slice_netstats stats
;
186 __be32 __iomem
*irq_claim
;
187 struct mcp_irq_data
*fw_stats
;
188 dma_addr_t fw_stats_bus
;
189 int watchdog_tx_done
;
191 int watchdog_rx_done
;
192 #ifdef CONFIG_MYRI10GE_DCA
195 __be32 __iomem
*dca_tag
;
200 struct myri10ge_priv
{
201 struct myri10ge_slice_state
*ss
;
202 int tx_boundary
; /* boundary transmits cannot cross */
204 int running
; /* running? */
205 int csum_flag
; /* rx_csums? */
209 struct net_device
*dev
;
210 struct net_device_stats stats
;
211 spinlock_t stats_lock
;
214 unsigned long board_span
;
215 unsigned long iomem_base
;
216 __be32 __iomem
*irq_deassert
;
217 char *mac_addr_string
;
218 struct mcp_cmd_response
*cmd
;
220 struct pci_dev
*pdev
;
223 struct msix_entry
*msix_vectors
;
224 #ifdef CONFIG_MYRI10GE_DCA
228 unsigned int rdma_tags_available
;
230 __be32 __iomem
*intr_coal_delay_ptr
;
234 wait_queue_head_t down_wq
;
235 struct work_struct watchdog_work
;
236 struct timer_list watchdog_timer
;
241 char eeprom_strings
[MYRI10GE_EEPROM_STRINGS_SIZE
];
242 char *product_code_string
;
243 char fw_version
[128];
247 int adopted_rx_filter_bug
;
248 u8 mac_addr
[6]; /* eeprom mac address */
249 unsigned long serial_number
;
250 int vendor_specific_offset
;
251 int fw_multicast_support
;
252 unsigned long features
;
259 unsigned int board_number
;
263 static char *myri10ge_fw_unaligned
= "myri10ge_ethp_z8e.dat";
264 static char *myri10ge_fw_aligned
= "myri10ge_eth_z8e.dat";
265 static char *myri10ge_fw_rss_unaligned
= "myri10ge_rss_ethp_z8e.dat";
266 static char *myri10ge_fw_rss_aligned
= "myri10ge_rss_eth_z8e.dat";
268 static char *myri10ge_fw_name
= NULL
;
269 module_param(myri10ge_fw_name
, charp
, S_IRUGO
| S_IWUSR
);
270 MODULE_PARM_DESC(myri10ge_fw_name
, "Firmware image name");
272 #define MYRI10GE_MAX_BOARDS 8
273 static char *myri10ge_fw_names
[MYRI10GE_MAX_BOARDS
] =
274 {[0 ... (MYRI10GE_MAX_BOARDS
- 1)] = NULL
};
275 module_param_array_named(myri10ge_fw_names
, myri10ge_fw_names
, charp
, NULL
,
277 MODULE_PARM_DESC(myri10ge_fw_name
, "Firmware image names per board");
279 static int myri10ge_ecrc_enable
= 1;
280 module_param(myri10ge_ecrc_enable
, int, S_IRUGO
);
281 MODULE_PARM_DESC(myri10ge_ecrc_enable
, "Enable Extended CRC on PCI-E");
283 static int myri10ge_small_bytes
= -1; /* -1 == auto */
284 module_param(myri10ge_small_bytes
, int, S_IRUGO
| S_IWUSR
);
285 MODULE_PARM_DESC(myri10ge_small_bytes
, "Threshold of small packets");
287 static int myri10ge_msi
= 1; /* enable msi by default */
288 module_param(myri10ge_msi
, int, S_IRUGO
| S_IWUSR
);
289 MODULE_PARM_DESC(myri10ge_msi
, "Enable Message Signalled Interrupts");
291 static int myri10ge_intr_coal_delay
= 75;
292 module_param(myri10ge_intr_coal_delay
, int, S_IRUGO
);
293 MODULE_PARM_DESC(myri10ge_intr_coal_delay
, "Interrupt coalescing delay");
295 static int myri10ge_flow_control
= 1;
296 module_param(myri10ge_flow_control
, int, S_IRUGO
);
297 MODULE_PARM_DESC(myri10ge_flow_control
, "Pause parameter");
299 static int myri10ge_deassert_wait
= 1;
300 module_param(myri10ge_deassert_wait
, int, S_IRUGO
| S_IWUSR
);
301 MODULE_PARM_DESC(myri10ge_deassert_wait
,
302 "Wait when deasserting legacy interrupts");
304 static int myri10ge_force_firmware
= 0;
305 module_param(myri10ge_force_firmware
, int, S_IRUGO
);
306 MODULE_PARM_DESC(myri10ge_force_firmware
,
307 "Force firmware to assume aligned completions");
309 static int myri10ge_initial_mtu
= MYRI10GE_MAX_ETHER_MTU
- ETH_HLEN
;
310 module_param(myri10ge_initial_mtu
, int, S_IRUGO
);
311 MODULE_PARM_DESC(myri10ge_initial_mtu
, "Initial MTU");
313 static int myri10ge_napi_weight
= 64;
314 module_param(myri10ge_napi_weight
, int, S_IRUGO
);
315 MODULE_PARM_DESC(myri10ge_napi_weight
, "Set NAPI weight");
317 static int myri10ge_watchdog_timeout
= 1;
318 module_param(myri10ge_watchdog_timeout
, int, S_IRUGO
);
319 MODULE_PARM_DESC(myri10ge_watchdog_timeout
, "Set watchdog timeout");
321 static int myri10ge_max_irq_loops
= 1048576;
322 module_param(myri10ge_max_irq_loops
, int, S_IRUGO
);
323 MODULE_PARM_DESC(myri10ge_max_irq_loops
,
324 "Set stuck legacy IRQ detection threshold");
326 #define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
328 static int myri10ge_debug
= -1; /* defaults above */
329 module_param(myri10ge_debug
, int, 0);
330 MODULE_PARM_DESC(myri10ge_debug
, "Debug level (0=none,...,16=all)");
332 static int myri10ge_lro_max_pkts
= MYRI10GE_LRO_MAX_PKTS
;
333 module_param(myri10ge_lro_max_pkts
, int, S_IRUGO
);
334 MODULE_PARM_DESC(myri10ge_lro_max_pkts
,
335 "Number of LRO packets to be aggregated");
337 static int myri10ge_fill_thresh
= 256;
338 module_param(myri10ge_fill_thresh
, int, S_IRUGO
| S_IWUSR
);
339 MODULE_PARM_DESC(myri10ge_fill_thresh
, "Number of empty rx slots allowed");
341 static int myri10ge_reset_recover
= 1;
343 static int myri10ge_max_slices
= 1;
344 module_param(myri10ge_max_slices
, int, S_IRUGO
);
345 MODULE_PARM_DESC(myri10ge_max_slices
, "Max tx/rx queues");
347 static int myri10ge_rss_hash
= MXGEFW_RSS_HASH_TYPE_SRC_PORT
;
348 module_param(myri10ge_rss_hash
, int, S_IRUGO
);
349 MODULE_PARM_DESC(myri10ge_rss_hash
, "Type of RSS hashing to do");
351 static int myri10ge_dca
= 1;
352 module_param(myri10ge_dca
, int, S_IRUGO
);
353 MODULE_PARM_DESC(myri10ge_dca
, "Enable DCA if possible");
355 #define MYRI10GE_FW_OFFSET 1024*1024
356 #define MYRI10GE_HIGHPART_TO_U32(X) \
357 (sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
358 #define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
360 #define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
362 static void myri10ge_set_multicast_list(struct net_device
*dev
);
363 static netdev_tx_t
myri10ge_sw_tso(struct sk_buff
*skb
,
364 struct net_device
*dev
);
366 static inline void put_be32(__be32 val
, __be32 __iomem
* p
)
368 __raw_writel((__force __u32
) val
, (__force
void __iomem
*)p
);
371 static struct net_device_stats
*myri10ge_get_stats(struct net_device
*dev
);
374 myri10ge_send_cmd(struct myri10ge_priv
*mgp
, u32 cmd
,
375 struct myri10ge_cmd
*data
, int atomic
)
378 char buf_bytes
[sizeof(*buf
) + 8];
379 struct mcp_cmd_response
*response
= mgp
->cmd
;
380 char __iomem
*cmd_addr
= mgp
->sram
+ MXGEFW_ETH_CMD
;
381 u32 dma_low
, dma_high
, result
, value
;
384 /* ensure buf is aligned to 8 bytes */
385 buf
= (struct mcp_cmd
*)ALIGN((unsigned long)buf_bytes
, 8);
387 buf
->data0
= htonl(data
->data0
);
388 buf
->data1
= htonl(data
->data1
);
389 buf
->data2
= htonl(data
->data2
);
390 buf
->cmd
= htonl(cmd
);
391 dma_low
= MYRI10GE_LOWPART_TO_U32(mgp
->cmd_bus
);
392 dma_high
= MYRI10GE_HIGHPART_TO_U32(mgp
->cmd_bus
);
394 buf
->response_addr
.low
= htonl(dma_low
);
395 buf
->response_addr
.high
= htonl(dma_high
);
396 response
->result
= htonl(MYRI10GE_NO_RESPONSE_RESULT
);
398 myri10ge_pio_copy(cmd_addr
, buf
, sizeof(*buf
));
400 /* wait up to 15ms. Longest command is the DMA benchmark,
401 * which is capped at 5ms, but runs from a timeout handler
402 * that runs every 7.8ms. So a 15ms timeout leaves us with
406 /* if atomic is set, do not sleep,
407 * and try to get the completion quickly
408 * (1ms will be enough for those commands) */
409 for (sleep_total
= 0;
411 && response
->result
== htonl(MYRI10GE_NO_RESPONSE_RESULT
);
417 /* use msleep for most command */
418 for (sleep_total
= 0;
420 && response
->result
== htonl(MYRI10GE_NO_RESPONSE_RESULT
);
425 result
= ntohl(response
->result
);
426 value
= ntohl(response
->data
);
427 if (result
!= MYRI10GE_NO_RESPONSE_RESULT
) {
431 } else if (result
== MXGEFW_CMD_UNKNOWN
) {
433 } else if (result
== MXGEFW_CMD_ERROR_UNALIGNED
) {
435 } else if (result
== MXGEFW_CMD_ERROR_RANGE
&&
436 cmd
== MXGEFW_CMD_ENABLE_RSS_QUEUES
&&
438 data1
& MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES
) !=
442 dev_err(&mgp
->pdev
->dev
,
443 "command %d failed, result = %d\n",
449 dev_err(&mgp
->pdev
->dev
, "command %d timed out, result = %d\n",
455 * The eeprom strings on the lanaiX have the format
458 * PT:ddd mmm xx xx:xx:xx xx\0
459 * PV:ddd mmm xx xx:xx:xx xx\0
461 static int myri10ge_read_mac_addr(struct myri10ge_priv
*mgp
)
466 ptr
= mgp
->eeprom_strings
;
467 limit
= mgp
->eeprom_strings
+ MYRI10GE_EEPROM_STRINGS_SIZE
;
469 while (*ptr
!= '\0' && ptr
< limit
) {
470 if (memcmp(ptr
, "MAC=", 4) == 0) {
472 mgp
->mac_addr_string
= ptr
;
473 for (i
= 0; i
< 6; i
++) {
474 if ((ptr
+ 2) > limit
)
477 simple_strtoul(ptr
, &ptr
, 16);
481 if (memcmp(ptr
, "PC=", 3) == 0) {
483 mgp
->product_code_string
= ptr
;
485 if (memcmp((const void *)ptr
, "SN=", 3) == 0) {
487 mgp
->serial_number
= simple_strtoul(ptr
, &ptr
, 10);
489 while (ptr
< limit
&& *ptr
++) ;
495 dev_err(&mgp
->pdev
->dev
, "failed to parse eeprom_strings\n");
500 * Enable or disable periodic RDMAs from the host to make certain
501 * chipsets resend dropped PCIe messages
504 static void myri10ge_dummy_rdma(struct myri10ge_priv
*mgp
, int enable
)
506 char __iomem
*submit
;
507 __be32 buf
[16] __attribute__ ((__aligned__(8)));
508 u32 dma_low
, dma_high
;
511 /* clear confirmation addr */
515 /* send a rdma command to the PCIe engine, and wait for the
516 * response in the confirmation address. The firmware should
517 * write a -1 there to indicate it is alive and well
519 dma_low
= MYRI10GE_LOWPART_TO_U32(mgp
->cmd_bus
);
520 dma_high
= MYRI10GE_HIGHPART_TO_U32(mgp
->cmd_bus
);
522 buf
[0] = htonl(dma_high
); /* confirm addr MSW */
523 buf
[1] = htonl(dma_low
); /* confirm addr LSW */
524 buf
[2] = MYRI10GE_NO_CONFIRM_DATA
; /* confirm data */
525 buf
[3] = htonl(dma_high
); /* dummy addr MSW */
526 buf
[4] = htonl(dma_low
); /* dummy addr LSW */
527 buf
[5] = htonl(enable
); /* enable? */
529 submit
= mgp
->sram
+ MXGEFW_BOOT_DUMMY_RDMA
;
531 myri10ge_pio_copy(submit
, &buf
, sizeof(buf
));
532 for (i
= 0; mgp
->cmd
->data
!= MYRI10GE_NO_CONFIRM_DATA
&& i
< 20; i
++)
534 if (mgp
->cmd
->data
!= MYRI10GE_NO_CONFIRM_DATA
)
535 dev_err(&mgp
->pdev
->dev
, "dummy rdma %s failed\n",
536 (enable
? "enable" : "disable"));
540 myri10ge_validate_firmware(struct myri10ge_priv
*mgp
,
541 struct mcp_gen_header
*hdr
)
543 struct device
*dev
= &mgp
->pdev
->dev
;
545 /* check firmware type */
546 if (ntohl(hdr
->mcp_type
) != MCP_TYPE_ETH
) {
547 dev_err(dev
, "Bad firmware type: 0x%x\n", ntohl(hdr
->mcp_type
));
551 /* save firmware version for ethtool */
552 strncpy(mgp
->fw_version
, hdr
->version
, sizeof(mgp
->fw_version
));
554 sscanf(mgp
->fw_version
, "%d.%d.%d", &mgp
->fw_ver_major
,
555 &mgp
->fw_ver_minor
, &mgp
->fw_ver_tiny
);
557 if (!(mgp
->fw_ver_major
== MXGEFW_VERSION_MAJOR
558 && mgp
->fw_ver_minor
== MXGEFW_VERSION_MINOR
)) {
559 dev_err(dev
, "Found firmware version %s\n", mgp
->fw_version
);
560 dev_err(dev
, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR
,
561 MXGEFW_VERSION_MINOR
);
567 static int myri10ge_load_hotplug_firmware(struct myri10ge_priv
*mgp
, u32
* size
)
569 unsigned crc
, reread_crc
;
570 const struct firmware
*fw
;
571 struct device
*dev
= &mgp
->pdev
->dev
;
572 unsigned char *fw_readback
;
573 struct mcp_gen_header
*hdr
;
578 if ((status
= request_firmware(&fw
, mgp
->fw_name
, dev
)) < 0) {
579 dev_err(dev
, "Unable to load %s firmware image via hotplug\n",
582 goto abort_with_nothing
;
587 if (fw
->size
>= mgp
->sram_size
- MYRI10GE_FW_OFFSET
||
588 fw
->size
< MCP_HEADER_PTR_OFFSET
+ 4) {
589 dev_err(dev
, "Firmware size invalid:%d\n", (int)fw
->size
);
595 hdr_offset
= ntohl(*(__be32
*) (fw
->data
+ MCP_HEADER_PTR_OFFSET
));
596 if ((hdr_offset
& 3) || hdr_offset
+ sizeof(*hdr
) > fw
->size
) {
597 dev_err(dev
, "Bad firmware file\n");
601 hdr
= (void *)(fw
->data
+ hdr_offset
);
603 status
= myri10ge_validate_firmware(mgp
, hdr
);
607 crc
= crc32(~0, fw
->data
, fw
->size
);
608 for (i
= 0; i
< fw
->size
; i
+= 256) {
609 myri10ge_pio_copy(mgp
->sram
+ MYRI10GE_FW_OFFSET
+ i
,
611 min(256U, (unsigned)(fw
->size
- i
)));
615 fw_readback
= vmalloc(fw
->size
);
620 /* corruption checking is good for parity recovery and buggy chipset */
621 memcpy_fromio(fw_readback
, mgp
->sram
+ MYRI10GE_FW_OFFSET
, fw
->size
);
622 reread_crc
= crc32(~0, fw_readback
, fw
->size
);
624 if (crc
!= reread_crc
) {
625 dev_err(dev
, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
626 (unsigned)fw
->size
, reread_crc
, crc
);
630 *size
= (u32
) fw
->size
;
633 release_firmware(fw
);
639 static int myri10ge_adopt_running_firmware(struct myri10ge_priv
*mgp
)
641 struct mcp_gen_header
*hdr
;
642 struct device
*dev
= &mgp
->pdev
->dev
;
643 const size_t bytes
= sizeof(struct mcp_gen_header
);
647 /* find running firmware header */
648 hdr_offset
= swab32(readl(mgp
->sram
+ MCP_HEADER_PTR_OFFSET
));
650 if ((hdr_offset
& 3) || hdr_offset
+ sizeof(*hdr
) > mgp
->sram_size
) {
651 dev_err(dev
, "Running firmware has bad header offset (%d)\n",
656 /* copy header of running firmware from SRAM to host memory to
657 * validate firmware */
658 hdr
= kmalloc(bytes
, GFP_KERNEL
);
660 dev_err(dev
, "could not malloc firmware hdr\n");
663 memcpy_fromio(hdr
, mgp
->sram
+ hdr_offset
, bytes
);
664 status
= myri10ge_validate_firmware(mgp
, hdr
);
667 /* check to see if adopted firmware has bug where adopting
668 * it will cause broadcasts to be filtered unless the NIC
669 * is kept in ALLMULTI mode */
670 if (mgp
->fw_ver_major
== 1 && mgp
->fw_ver_minor
== 4 &&
671 mgp
->fw_ver_tiny
>= 4 && mgp
->fw_ver_tiny
<= 11) {
672 mgp
->adopted_rx_filter_bug
= 1;
673 dev_warn(dev
, "Adopting fw %d.%d.%d: "
674 "working around rx filter bug\n",
675 mgp
->fw_ver_major
, mgp
->fw_ver_minor
,
681 static int myri10ge_get_firmware_capabilities(struct myri10ge_priv
*mgp
)
683 struct myri10ge_cmd cmd
;
686 /* probe for IPv6 TSO support */
687 mgp
->features
= NETIF_F_SG
| NETIF_F_HW_CSUM
| NETIF_F_TSO
;
688 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE
,
691 mgp
->max_tso6
= cmd
.data0
;
692 mgp
->features
|= NETIF_F_TSO6
;
695 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_GET_RX_RING_SIZE
, &cmd
, 0);
697 dev_err(&mgp
->pdev
->dev
,
698 "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
702 mgp
->max_intr_slots
= 2 * (cmd
.data0
/ sizeof(struct mcp_dma_addr
));
707 static int myri10ge_load_firmware(struct myri10ge_priv
*mgp
, int adopt
)
709 char __iomem
*submit
;
710 __be32 buf
[16] __attribute__ ((__aligned__(8)));
711 u32 dma_low
, dma_high
, size
;
715 status
= myri10ge_load_hotplug_firmware(mgp
, &size
);
719 dev_warn(&mgp
->pdev
->dev
, "hotplug firmware loading failed\n");
721 /* Do not attempt to adopt firmware if there
726 status
= myri10ge_adopt_running_firmware(mgp
);
728 dev_err(&mgp
->pdev
->dev
,
729 "failed to adopt running firmware\n");
732 dev_info(&mgp
->pdev
->dev
,
733 "Successfully adopted running firmware\n");
734 if (mgp
->tx_boundary
== 4096) {
735 dev_warn(&mgp
->pdev
->dev
,
736 "Using firmware currently running on NIC"
738 dev_warn(&mgp
->pdev
->dev
,
739 "performance consider loading optimized "
741 dev_warn(&mgp
->pdev
->dev
, "via hotplug\n");
744 mgp
->fw_name
= "adopted";
745 mgp
->tx_boundary
= 2048;
746 myri10ge_dummy_rdma(mgp
, 1);
747 status
= myri10ge_get_firmware_capabilities(mgp
);
751 /* clear confirmation addr */
755 /* send a reload command to the bootstrap MCP, and wait for the
756 * response in the confirmation address. The firmware should
757 * write a -1 there to indicate it is alive and well
759 dma_low
= MYRI10GE_LOWPART_TO_U32(mgp
->cmd_bus
);
760 dma_high
= MYRI10GE_HIGHPART_TO_U32(mgp
->cmd_bus
);
762 buf
[0] = htonl(dma_high
); /* confirm addr MSW */
763 buf
[1] = htonl(dma_low
); /* confirm addr LSW */
764 buf
[2] = MYRI10GE_NO_CONFIRM_DATA
; /* confirm data */
766 /* FIX: All newest firmware should un-protect the bottom of
767 * the sram before handoff. However, the very first interfaces
768 * do not. Therefore the handoff copy must skip the first 8 bytes
770 buf
[3] = htonl(MYRI10GE_FW_OFFSET
+ 8); /* where the code starts */
771 buf
[4] = htonl(size
- 8); /* length of code */
772 buf
[5] = htonl(8); /* where to copy to */
773 buf
[6] = htonl(0); /* where to jump to */
775 submit
= mgp
->sram
+ MXGEFW_BOOT_HANDOFF
;
777 myri10ge_pio_copy(submit
, &buf
, sizeof(buf
));
782 while (mgp
->cmd
->data
!= MYRI10GE_NO_CONFIRM_DATA
&& i
< 9) {
786 if (mgp
->cmd
->data
!= MYRI10GE_NO_CONFIRM_DATA
) {
787 dev_err(&mgp
->pdev
->dev
, "handoff failed\n");
790 myri10ge_dummy_rdma(mgp
, 1);
791 status
= myri10ge_get_firmware_capabilities(mgp
);
796 static int myri10ge_update_mac_address(struct myri10ge_priv
*mgp
, u8
* addr
)
798 struct myri10ge_cmd cmd
;
801 cmd
.data0
= ((addr
[0] << 24) | (addr
[1] << 16)
802 | (addr
[2] << 8) | addr
[3]);
804 cmd
.data1
= ((addr
[4] << 8) | (addr
[5]));
806 status
= myri10ge_send_cmd(mgp
, MXGEFW_SET_MAC_ADDRESS
, &cmd
, 0);
810 static int myri10ge_change_pause(struct myri10ge_priv
*mgp
, int pause
)
812 struct myri10ge_cmd cmd
;
815 ctl
= pause
? MXGEFW_ENABLE_FLOW_CONTROL
: MXGEFW_DISABLE_FLOW_CONTROL
;
816 status
= myri10ge_send_cmd(mgp
, ctl
, &cmd
, 0);
820 "myri10ge: %s: Failed to set flow control mode\n",
829 myri10ge_change_promisc(struct myri10ge_priv
*mgp
, int promisc
, int atomic
)
831 struct myri10ge_cmd cmd
;
834 ctl
= promisc
? MXGEFW_ENABLE_PROMISC
: MXGEFW_DISABLE_PROMISC
;
835 status
= myri10ge_send_cmd(mgp
, ctl
, &cmd
, atomic
);
837 printk(KERN_ERR
"myri10ge: %s: Failed to set promisc mode\n",
841 static int myri10ge_dma_test(struct myri10ge_priv
*mgp
, int test_type
)
843 struct myri10ge_cmd cmd
;
846 struct page
*dmatest_page
;
847 dma_addr_t dmatest_bus
;
850 dmatest_page
= alloc_page(GFP_KERNEL
);
853 dmatest_bus
= pci_map_page(mgp
->pdev
, dmatest_page
, 0, PAGE_SIZE
,
856 /* Run a small DMA test.
857 * The magic multipliers to the length tell the firmware
858 * to do DMA read, write, or read+write tests. The
859 * results are returned in cmd.data0. The upper 16
860 * bits or the return is the number of transfers completed.
861 * The lower 16 bits is the time in 0.5us ticks that the
862 * transfers took to complete.
865 len
= mgp
->tx_boundary
;
867 cmd
.data0
= MYRI10GE_LOWPART_TO_U32(dmatest_bus
);
868 cmd
.data1
= MYRI10GE_HIGHPART_TO_U32(dmatest_bus
);
869 cmd
.data2
= len
* 0x10000;
870 status
= myri10ge_send_cmd(mgp
, test_type
, &cmd
, 0);
875 mgp
->read_dma
= ((cmd
.data0
>> 16) * len
* 2) / (cmd
.data0
& 0xffff);
876 cmd
.data0
= MYRI10GE_LOWPART_TO_U32(dmatest_bus
);
877 cmd
.data1
= MYRI10GE_HIGHPART_TO_U32(dmatest_bus
);
878 cmd
.data2
= len
* 0x1;
879 status
= myri10ge_send_cmd(mgp
, test_type
, &cmd
, 0);
884 mgp
->write_dma
= ((cmd
.data0
>> 16) * len
* 2) / (cmd
.data0
& 0xffff);
886 cmd
.data0
= MYRI10GE_LOWPART_TO_U32(dmatest_bus
);
887 cmd
.data1
= MYRI10GE_HIGHPART_TO_U32(dmatest_bus
);
888 cmd
.data2
= len
* 0x10001;
889 status
= myri10ge_send_cmd(mgp
, test_type
, &cmd
, 0);
894 mgp
->read_write_dma
= ((cmd
.data0
>> 16) * len
* 2 * 2) /
895 (cmd
.data0
& 0xffff);
898 pci_unmap_page(mgp
->pdev
, dmatest_bus
, PAGE_SIZE
, DMA_BIDIRECTIONAL
);
899 put_page(dmatest_page
);
901 if (status
!= 0 && test_type
!= MXGEFW_CMD_UNALIGNED_TEST
)
902 dev_warn(&mgp
->pdev
->dev
, "DMA %s benchmark failed: %d\n",
908 static int myri10ge_reset(struct myri10ge_priv
*mgp
)
910 struct myri10ge_cmd cmd
;
911 struct myri10ge_slice_state
*ss
;
914 #ifdef CONFIG_MYRI10GE_DCA
915 unsigned long dca_tag_off
;
918 /* try to send a reset command to the card to see if it
920 memset(&cmd
, 0, sizeof(cmd
));
921 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_RESET
, &cmd
, 0);
923 dev_err(&mgp
->pdev
->dev
, "failed reset\n");
927 (void)myri10ge_dma_test(mgp
, MXGEFW_DMA_TEST
);
929 * Use non-ndis mcp_slot (eg, 4 bytes total,
930 * no toeplitz hash value returned. Older firmware will
931 * not understand this command, but will use the correct
932 * sized mcp_slot, so we ignore error returns
934 cmd
.data0
= MXGEFW_RSS_MCP_SLOT_TYPE_MIN
;
935 (void)myri10ge_send_cmd(mgp
, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE
, &cmd
, 0);
937 /* Now exchange information about interrupts */
939 bytes
= mgp
->max_intr_slots
* sizeof(*mgp
->ss
[0].rx_done
.entry
);
940 cmd
.data0
= (u32
) bytes
;
941 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_SET_INTRQ_SIZE
, &cmd
, 0);
944 * Even though we already know how many slices are supported
945 * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
946 * has magic side effects, and must be called after a reset.
947 * It must be called prior to calling any RSS related cmds,
948 * including assigning an interrupt queue for anything but
949 * slice 0. It must also be called *after*
950 * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
951 * the firmware to compute offsets.
954 if (mgp
->num_slices
> 1) {
956 /* ask the maximum number of slices it supports */
957 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_GET_MAX_RSS_QUEUES
,
960 dev_err(&mgp
->pdev
->dev
,
961 "failed to get number of slices\n");
965 * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
966 * to setting up the interrupt queue DMA
969 cmd
.data0
= mgp
->num_slices
;
970 cmd
.data1
= MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE
;
971 if (mgp
->dev
->real_num_tx_queues
> 1)
972 cmd
.data1
|= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES
;
973 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_ENABLE_RSS_QUEUES
,
976 /* Firmware older than 1.4.32 only supports multiple
977 * RX queues, so if we get an error, first retry using a
978 * single TX queue before giving up */
979 if (status
!= 0 && mgp
->dev
->real_num_tx_queues
> 1) {
980 mgp
->dev
->real_num_tx_queues
= 1;
981 cmd
.data0
= mgp
->num_slices
;
982 cmd
.data1
= MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE
;
983 status
= myri10ge_send_cmd(mgp
,
984 MXGEFW_CMD_ENABLE_RSS_QUEUES
,
989 dev_err(&mgp
->pdev
->dev
,
990 "failed to set number of slices\n");
995 for (i
= 0; i
< mgp
->num_slices
; i
++) {
997 cmd
.data0
= MYRI10GE_LOWPART_TO_U32(ss
->rx_done
.bus
);
998 cmd
.data1
= MYRI10GE_HIGHPART_TO_U32(ss
->rx_done
.bus
);
1000 status
|= myri10ge_send_cmd(mgp
, MXGEFW_CMD_SET_INTRQ_DMA
,
1005 myri10ge_send_cmd(mgp
, MXGEFW_CMD_GET_IRQ_ACK_OFFSET
, &cmd
, 0);
1006 for (i
= 0; i
< mgp
->num_slices
; i
++) {
1009 (__iomem __be32
*) (mgp
->sram
+ cmd
.data0
+ 8 * i
);
1011 status
|= myri10ge_send_cmd(mgp
, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET
,
1013 mgp
->irq_deassert
= (__iomem __be32
*) (mgp
->sram
+ cmd
.data0
);
1015 status
|= myri10ge_send_cmd
1016 (mgp
, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET
, &cmd
, 0);
1017 mgp
->intr_coal_delay_ptr
= (__iomem __be32
*) (mgp
->sram
+ cmd
.data0
);
1019 dev_err(&mgp
->pdev
->dev
, "failed set interrupt parameters\n");
1022 put_be32(htonl(mgp
->intr_coal_delay
), mgp
->intr_coal_delay_ptr
);
1024 #ifdef CONFIG_MYRI10GE_DCA
1025 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_GET_DCA_OFFSET
, &cmd
, 0);
1026 dca_tag_off
= cmd
.data0
;
1027 for (i
= 0; i
< mgp
->num_slices
; i
++) {
1030 ss
->dca_tag
= (__iomem __be32
*)
1031 (mgp
->sram
+ dca_tag_off
+ 4 * i
);
1036 #endif /* CONFIG_MYRI10GE_DCA */
1038 /* reset mcp/driver shared state back to 0 */
1040 mgp
->link_changes
= 0;
1041 for (i
= 0; i
< mgp
->num_slices
; i
++) {
1044 memset(ss
->rx_done
.entry
, 0, bytes
);
1047 ss
->tx
.pkt_start
= 0;
1048 ss
->tx
.pkt_done
= 0;
1050 ss
->rx_small
.cnt
= 0;
1051 ss
->rx_done
.idx
= 0;
1052 ss
->rx_done
.cnt
= 0;
1053 ss
->tx
.wake_queue
= 0;
1054 ss
->tx
.stop_queue
= 0;
1057 status
= myri10ge_update_mac_address(mgp
, mgp
->dev
->dev_addr
);
1058 myri10ge_change_pause(mgp
, mgp
->pause
);
1059 myri10ge_set_multicast_list(mgp
->dev
);
1063 #ifdef CONFIG_MYRI10GE_DCA
1065 myri10ge_write_dca(struct myri10ge_slice_state
*ss
, int cpu
, int tag
)
1068 ss
->cached_dca_tag
= tag
;
1069 put_be32(htonl(tag
), ss
->dca_tag
);
1072 static inline void myri10ge_update_dca(struct myri10ge_slice_state
*ss
)
1074 int cpu
= get_cpu();
1077 if (cpu
!= ss
->cpu
) {
1078 tag
= dca_get_tag(cpu
);
1079 if (ss
->cached_dca_tag
!= tag
)
1080 myri10ge_write_dca(ss
, cpu
, tag
);
1085 static void myri10ge_setup_dca(struct myri10ge_priv
*mgp
)
1088 struct pci_dev
*pdev
= mgp
->pdev
;
1090 if (mgp
->ss
[0].dca_tag
== NULL
|| mgp
->dca_enabled
)
1092 if (!myri10ge_dca
) {
1093 dev_err(&pdev
->dev
, "dca disabled by administrator\n");
1096 err
= dca_add_requester(&pdev
->dev
);
1100 "dca_add_requester() failed, err=%d\n", err
);
1103 mgp
->dca_enabled
= 1;
1104 for (i
= 0; i
< mgp
->num_slices
; i
++)
1105 myri10ge_write_dca(&mgp
->ss
[i
], -1, 0);
1108 static void myri10ge_teardown_dca(struct myri10ge_priv
*mgp
)
1110 struct pci_dev
*pdev
= mgp
->pdev
;
1113 if (!mgp
->dca_enabled
)
1115 mgp
->dca_enabled
= 0;
1116 err
= dca_remove_requester(&pdev
->dev
);
1119 static int myri10ge_notify_dca_device(struct device
*dev
, void *data
)
1121 struct myri10ge_priv
*mgp
;
1122 unsigned long event
;
1124 mgp
= dev_get_drvdata(dev
);
1125 event
= *(unsigned long *)data
;
1127 if (event
== DCA_PROVIDER_ADD
)
1128 myri10ge_setup_dca(mgp
);
1129 else if (event
== DCA_PROVIDER_REMOVE
)
1130 myri10ge_teardown_dca(mgp
);
1133 #endif /* CONFIG_MYRI10GE_DCA */
1136 myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem
* dst
,
1137 struct mcp_kreq_ether_recv
*src
)
1141 low
= src
->addr_low
;
1142 src
->addr_low
= htonl(DMA_BIT_MASK(32));
1143 myri10ge_pio_copy(dst
, src
, 4 * sizeof(*src
));
1145 myri10ge_pio_copy(dst
+ 4, src
+ 4, 4 * sizeof(*src
));
1147 src
->addr_low
= low
;
1148 put_be32(low
, &dst
->addr_low
);
1152 static inline void myri10ge_vlan_ip_csum(struct sk_buff
*skb
, __wsum hw_csum
)
1154 struct vlan_hdr
*vh
= (struct vlan_hdr
*)(skb
->data
);
1156 if ((skb
->protocol
== htons(ETH_P_8021Q
)) &&
1157 (vh
->h_vlan_encapsulated_proto
== htons(ETH_P_IP
) ||
1158 vh
->h_vlan_encapsulated_proto
== htons(ETH_P_IPV6
))) {
1159 skb
->csum
= hw_csum
;
1160 skb
->ip_summed
= CHECKSUM_COMPLETE
;
1165 myri10ge_rx_skb_build(struct sk_buff
*skb
, u8
* va
,
1166 struct skb_frag_struct
*rx_frags
, int len
, int hlen
)
1168 struct skb_frag_struct
*skb_frags
;
1170 skb
->len
= skb
->data_len
= len
;
1171 skb
->truesize
= len
+ sizeof(struct sk_buff
);
1172 /* attach the page(s) */
1174 skb_frags
= skb_shinfo(skb
)->frags
;
1176 memcpy(skb_frags
, rx_frags
, sizeof(*skb_frags
));
1177 len
-= rx_frags
->size
;
1180 skb_shinfo(skb
)->nr_frags
++;
1183 /* pskb_may_pull is not available in irq context, but
1184 * skb_pull() (for ether_pad and eth_type_trans()) requires
1185 * the beginning of the packet in skb_headlen(), move it
1187 skb_copy_to_linear_data(skb
, va
, hlen
);
1188 skb_shinfo(skb
)->frags
[0].page_offset
+= hlen
;
1189 skb_shinfo(skb
)->frags
[0].size
-= hlen
;
1190 skb
->data_len
-= hlen
;
1192 skb_pull(skb
, MXGEFW_PAD
);
1196 myri10ge_alloc_rx_pages(struct myri10ge_priv
*mgp
, struct myri10ge_rx_buf
*rx
,
1197 int bytes
, int watchdog
)
1202 if (unlikely(rx
->watchdog_needed
&& !watchdog
))
1205 /* try to refill entire ring */
1206 while (rx
->fill_cnt
!= (rx
->cnt
+ rx
->mask
+ 1)) {
1207 idx
= rx
->fill_cnt
& rx
->mask
;
1208 if (rx
->page_offset
+ bytes
<= MYRI10GE_ALLOC_SIZE
) {
1209 /* we can use part of previous page */
1212 /* we need a new page */
1214 alloc_pages(GFP_ATOMIC
| __GFP_COMP
,
1215 MYRI10GE_ALLOC_ORDER
);
1216 if (unlikely(page
== NULL
)) {
1217 if (rx
->fill_cnt
- rx
->cnt
< 16)
1218 rx
->watchdog_needed
= 1;
1222 rx
->page_offset
= 0;
1223 rx
->bus
= pci_map_page(mgp
->pdev
, page
, 0,
1224 MYRI10GE_ALLOC_SIZE
,
1225 PCI_DMA_FROMDEVICE
);
1227 rx
->info
[idx
].page
= rx
->page
;
1228 rx
->info
[idx
].page_offset
= rx
->page_offset
;
1229 /* note that this is the address of the start of the
1231 pci_unmap_addr_set(&rx
->info
[idx
], bus
, rx
->bus
);
1232 rx
->shadow
[idx
].addr_low
=
1233 htonl(MYRI10GE_LOWPART_TO_U32(rx
->bus
) + rx
->page_offset
);
1234 rx
->shadow
[idx
].addr_high
=
1235 htonl(MYRI10GE_HIGHPART_TO_U32(rx
->bus
));
1237 /* start next packet on a cacheline boundary */
1238 rx
->page_offset
+= SKB_DATA_ALIGN(bytes
);
1240 #if MYRI10GE_ALLOC_SIZE > 4096
1241 /* don't cross a 4KB boundary */
1242 if ((rx
->page_offset
>> 12) !=
1243 ((rx
->page_offset
+ bytes
- 1) >> 12))
1244 rx
->page_offset
= (rx
->page_offset
+ 4096) & ~4095;
1248 /* copy 8 descriptors to the firmware at a time */
1249 if ((idx
& 7) == 7) {
1250 myri10ge_submit_8rx(&rx
->lanai
[idx
- 7],
1251 &rx
->shadow
[idx
- 7]);
1257 myri10ge_unmap_rx_page(struct pci_dev
*pdev
,
1258 struct myri10ge_rx_buffer_state
*info
, int bytes
)
1260 /* unmap the recvd page if we're the only or last user of it */
1261 if (bytes
>= MYRI10GE_ALLOC_SIZE
/ 2 ||
1262 (info
->page_offset
+ 2 * bytes
) > MYRI10GE_ALLOC_SIZE
) {
1263 pci_unmap_page(pdev
, (pci_unmap_addr(info
, bus
)
1264 & ~(MYRI10GE_ALLOC_SIZE
- 1)),
1265 MYRI10GE_ALLOC_SIZE
, PCI_DMA_FROMDEVICE
);
1269 #define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
1270 * page into an skb */
1273 myri10ge_rx_done(struct myri10ge_slice_state
*ss
, struct myri10ge_rx_buf
*rx
,
1274 int bytes
, int len
, __wsum csum
)
1276 struct myri10ge_priv
*mgp
= ss
->mgp
;
1277 struct sk_buff
*skb
;
1278 struct skb_frag_struct rx_frags
[MYRI10GE_MAX_FRAGS_PER_FRAME
];
1279 int i
, idx
, hlen
, remainder
;
1280 struct pci_dev
*pdev
= mgp
->pdev
;
1281 struct net_device
*dev
= mgp
->dev
;
1285 idx
= rx
->cnt
& rx
->mask
;
1286 va
= page_address(rx
->info
[idx
].page
) + rx
->info
[idx
].page_offset
;
1288 /* Fill skb_frag_struct(s) with data from our receive */
1289 for (i
= 0, remainder
= len
; remainder
> 0; i
++) {
1290 myri10ge_unmap_rx_page(pdev
, &rx
->info
[idx
], bytes
);
1291 rx_frags
[i
].page
= rx
->info
[idx
].page
;
1292 rx_frags
[i
].page_offset
= rx
->info
[idx
].page_offset
;
1293 if (remainder
< MYRI10GE_ALLOC_SIZE
)
1294 rx_frags
[i
].size
= remainder
;
1296 rx_frags
[i
].size
= MYRI10GE_ALLOC_SIZE
;
1298 idx
= rx
->cnt
& rx
->mask
;
1299 remainder
-= MYRI10GE_ALLOC_SIZE
;
1302 if (dev
->features
& NETIF_F_LRO
) {
1303 rx_frags
[0].page_offset
+= MXGEFW_PAD
;
1304 rx_frags
[0].size
-= MXGEFW_PAD
;
1306 lro_receive_frags(&ss
->rx_done
.lro_mgr
, rx_frags
,
1307 /* opaque, will come back in get_frag_header */
1309 (void *)(__force
unsigned long)csum
, csum
);
1314 hlen
= MYRI10GE_HLEN
> len
? len
: MYRI10GE_HLEN
;
1316 /* allocate an skb to attach the page(s) to. This is done
1317 * after trying LRO, so as to avoid skb allocation overheads */
1319 skb
= netdev_alloc_skb(dev
, MYRI10GE_HLEN
+ 16);
1320 if (unlikely(skb
== NULL
)) {
1321 ss
->stats
.rx_dropped
++;
1324 put_page(rx_frags
[i
].page
);
1329 /* Attach the pages to the skb, and trim off any padding */
1330 myri10ge_rx_skb_build(skb
, va
, rx_frags
, len
, hlen
);
1331 if (skb_shinfo(skb
)->frags
[0].size
<= 0) {
1332 put_page(skb_shinfo(skb
)->frags
[0].page
);
1333 skb_shinfo(skb
)->nr_frags
= 0;
1335 skb
->protocol
= eth_type_trans(skb
, dev
);
1336 skb_record_rx_queue(skb
, ss
- &mgp
->ss
[0]);
1338 if (mgp
->csum_flag
) {
1339 if ((skb
->protocol
== htons(ETH_P_IP
)) ||
1340 (skb
->protocol
== htons(ETH_P_IPV6
))) {
1342 skb
->ip_summed
= CHECKSUM_COMPLETE
;
1344 myri10ge_vlan_ip_csum(skb
, csum
);
1346 netif_receive_skb(skb
);
1351 myri10ge_tx_done(struct myri10ge_slice_state
*ss
, int mcp_index
)
1353 struct pci_dev
*pdev
= ss
->mgp
->pdev
;
1354 struct myri10ge_tx_buf
*tx
= &ss
->tx
;
1355 struct netdev_queue
*dev_queue
;
1356 struct sk_buff
*skb
;
1359 while (tx
->pkt_done
!= mcp_index
) {
1360 idx
= tx
->done
& tx
->mask
;
1361 skb
= tx
->info
[idx
].skb
;
1364 tx
->info
[idx
].skb
= NULL
;
1365 if (tx
->info
[idx
].last
) {
1367 tx
->info
[idx
].last
= 0;
1370 len
= pci_unmap_len(&tx
->info
[idx
], len
);
1371 pci_unmap_len_set(&tx
->info
[idx
], len
, 0);
1373 ss
->stats
.tx_bytes
+= skb
->len
;
1374 ss
->stats
.tx_packets
++;
1375 dev_kfree_skb_irq(skb
);
1377 pci_unmap_single(pdev
,
1378 pci_unmap_addr(&tx
->info
[idx
],
1383 pci_unmap_page(pdev
,
1384 pci_unmap_addr(&tx
->info
[idx
],
1390 dev_queue
= netdev_get_tx_queue(ss
->dev
, ss
- ss
->mgp
->ss
);
1392 * Make a minimal effort to prevent the NIC from polling an
1393 * idle tx queue. If we can't get the lock we leave the queue
1394 * active. In this case, either a thread was about to start
1395 * using the queue anyway, or we lost a race and the NIC will
1396 * waste some of its resources polling an inactive queue for a
1400 if ((ss
->mgp
->dev
->real_num_tx_queues
> 1) &&
1401 __netif_tx_trylock(dev_queue
)) {
1402 if (tx
->req
== tx
->done
) {
1403 tx
->queue_active
= 0;
1404 put_be32(htonl(1), tx
->send_stop
);
1408 __netif_tx_unlock(dev_queue
);
1411 /* start the queue if we've stopped it */
1412 if (netif_tx_queue_stopped(dev_queue
)
1413 && tx
->req
- tx
->done
< (tx
->mask
>> 1)) {
1415 netif_tx_wake_queue(dev_queue
);
1420 myri10ge_clean_rx_done(struct myri10ge_slice_state
*ss
, int budget
)
1422 struct myri10ge_rx_done
*rx_done
= &ss
->rx_done
;
1423 struct myri10ge_priv
*mgp
= ss
->mgp
;
1424 struct net_device
*netdev
= mgp
->dev
;
1425 unsigned long rx_bytes
= 0;
1426 unsigned long rx_packets
= 0;
1427 unsigned long rx_ok
;
1429 int idx
= rx_done
->idx
;
1430 int cnt
= rx_done
->cnt
;
1435 while (rx_done
->entry
[idx
].length
!= 0 && work_done
< budget
) {
1436 length
= ntohs(rx_done
->entry
[idx
].length
);
1437 rx_done
->entry
[idx
].length
= 0;
1438 checksum
= csum_unfold(rx_done
->entry
[idx
].checksum
);
1439 if (length
<= mgp
->small_bytes
)
1440 rx_ok
= myri10ge_rx_done(ss
, &ss
->rx_small
,
1444 rx_ok
= myri10ge_rx_done(ss
, &ss
->rx_big
,
1447 rx_packets
+= rx_ok
;
1448 rx_bytes
+= rx_ok
* (unsigned long)length
;
1450 idx
= cnt
& (mgp
->max_intr_slots
- 1);
1455 ss
->stats
.rx_packets
+= rx_packets
;
1456 ss
->stats
.rx_bytes
+= rx_bytes
;
1458 if (netdev
->features
& NETIF_F_LRO
)
1459 lro_flush_all(&rx_done
->lro_mgr
);
1461 /* restock receive rings if needed */
1462 if (ss
->rx_small
.fill_cnt
- ss
->rx_small
.cnt
< myri10ge_fill_thresh
)
1463 myri10ge_alloc_rx_pages(mgp
, &ss
->rx_small
,
1464 mgp
->small_bytes
+ MXGEFW_PAD
, 0);
1465 if (ss
->rx_big
.fill_cnt
- ss
->rx_big
.cnt
< myri10ge_fill_thresh
)
1466 myri10ge_alloc_rx_pages(mgp
, &ss
->rx_big
, mgp
->big_bytes
, 0);
1471 static inline void myri10ge_check_statblock(struct myri10ge_priv
*mgp
)
1473 struct mcp_irq_data
*stats
= mgp
->ss
[0].fw_stats
;
1475 if (unlikely(stats
->stats_updated
)) {
1476 unsigned link_up
= ntohl(stats
->link_up
);
1477 if (mgp
->link_state
!= link_up
) {
1478 mgp
->link_state
= link_up
;
1480 if (mgp
->link_state
== MXGEFW_LINK_UP
) {
1481 if (netif_msg_link(mgp
))
1483 "myri10ge: %s: link up\n",
1485 netif_carrier_on(mgp
->dev
);
1486 mgp
->link_changes
++;
1488 if (netif_msg_link(mgp
))
1490 "myri10ge: %s: link %s\n",
1492 (link_up
== MXGEFW_LINK_MYRINET
?
1493 "mismatch (Myrinet detected)" :
1495 netif_carrier_off(mgp
->dev
);
1496 mgp
->link_changes
++;
1499 if (mgp
->rdma_tags_available
!=
1500 ntohl(stats
->rdma_tags_available
)) {
1501 mgp
->rdma_tags_available
=
1502 ntohl(stats
->rdma_tags_available
);
1503 printk(KERN_WARNING
"myri10ge: %s: RDMA timed out! "
1504 "%d tags left\n", mgp
->dev
->name
,
1505 mgp
->rdma_tags_available
);
1507 mgp
->down_cnt
+= stats
->link_down
;
1508 if (stats
->link_down
)
1509 wake_up(&mgp
->down_wq
);
1513 static int myri10ge_poll(struct napi_struct
*napi
, int budget
)
1515 struct myri10ge_slice_state
*ss
=
1516 container_of(napi
, struct myri10ge_slice_state
, napi
);
1519 #ifdef CONFIG_MYRI10GE_DCA
1520 if (ss
->mgp
->dca_enabled
)
1521 myri10ge_update_dca(ss
);
1524 /* process as many rx events as NAPI will allow */
1525 work_done
= myri10ge_clean_rx_done(ss
, budget
);
1527 if (work_done
< budget
) {
1528 napi_complete(napi
);
1529 put_be32(htonl(3), ss
->irq_claim
);
1534 static irqreturn_t
myri10ge_intr(int irq
, void *arg
)
1536 struct myri10ge_slice_state
*ss
= arg
;
1537 struct myri10ge_priv
*mgp
= ss
->mgp
;
1538 struct mcp_irq_data
*stats
= ss
->fw_stats
;
1539 struct myri10ge_tx_buf
*tx
= &ss
->tx
;
1540 u32 send_done_count
;
1543 /* an interrupt on a non-zero receive-only slice is implicitly
1544 * valid since MSI-X irqs are not shared */
1545 if ((mgp
->dev
->real_num_tx_queues
== 1) && (ss
!= mgp
->ss
)) {
1546 napi_schedule(&ss
->napi
);
1547 return (IRQ_HANDLED
);
1550 /* make sure it is our IRQ, and that the DMA has finished */
1551 if (unlikely(!stats
->valid
))
1554 /* low bit indicates receives are present, so schedule
1555 * napi poll handler */
1556 if (stats
->valid
& 1)
1557 napi_schedule(&ss
->napi
);
1559 if (!mgp
->msi_enabled
&& !mgp
->msix_enabled
) {
1560 put_be32(0, mgp
->irq_deassert
);
1561 if (!myri10ge_deassert_wait
)
1567 /* Wait for IRQ line to go low, if using INTx */
1571 /* check for transmit completes and receives */
1572 send_done_count
= ntohl(stats
->send_done_count
);
1573 if (send_done_count
!= tx
->pkt_done
)
1574 myri10ge_tx_done(ss
, (int)send_done_count
);
1575 if (unlikely(i
> myri10ge_max_irq_loops
)) {
1576 printk(KERN_WARNING
"myri10ge: %s: irq stuck?\n",
1579 schedule_work(&mgp
->watchdog_work
);
1581 if (likely(stats
->valid
== 0))
1587 /* Only slice 0 updates stats */
1589 myri10ge_check_statblock(mgp
);
1591 put_be32(htonl(3), ss
->irq_claim
+ 1);
1592 return (IRQ_HANDLED
);
1596 myri10ge_get_settings(struct net_device
*netdev
, struct ethtool_cmd
*cmd
)
1598 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1602 cmd
->autoneg
= AUTONEG_DISABLE
;
1603 cmd
->speed
= SPEED_10000
;
1604 cmd
->duplex
= DUPLEX_FULL
;
1607 * parse the product code to deterimine the interface type
1608 * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
1609 * after the 3rd dash in the driver's cached copy of the
1610 * EEPROM's product code string.
1612 ptr
= mgp
->product_code_string
;
1614 printk(KERN_ERR
"myri10ge: %s: Missing product code\n",
1618 for (i
= 0; i
< 3; i
++, ptr
++) {
1619 ptr
= strchr(ptr
, '-');
1621 printk(KERN_ERR
"myri10ge: %s: Invalid product "
1622 "code %s\n", netdev
->name
,
1623 mgp
->product_code_string
);
1629 if (*ptr
== 'R' || *ptr
== 'Q' || *ptr
== 'S') {
1630 /* We've found either an XFP, quad ribbon fiber, or SFP+ */
1631 cmd
->port
= PORT_FIBRE
;
1632 cmd
->supported
|= SUPPORTED_FIBRE
;
1633 cmd
->advertising
|= ADVERTISED_FIBRE
;
1635 cmd
->port
= PORT_OTHER
;
1637 if (*ptr
== 'R' || *ptr
== 'S')
1638 cmd
->transceiver
= XCVR_EXTERNAL
;
1640 cmd
->transceiver
= XCVR_INTERNAL
;
1646 myri10ge_get_drvinfo(struct net_device
*netdev
, struct ethtool_drvinfo
*info
)
1648 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1650 strlcpy(info
->driver
, "myri10ge", sizeof(info
->driver
));
1651 strlcpy(info
->version
, MYRI10GE_VERSION_STR
, sizeof(info
->version
));
1652 strlcpy(info
->fw_version
, mgp
->fw_version
, sizeof(info
->fw_version
));
1653 strlcpy(info
->bus_info
, pci_name(mgp
->pdev
), sizeof(info
->bus_info
));
1657 myri10ge_get_coalesce(struct net_device
*netdev
, struct ethtool_coalesce
*coal
)
1659 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1661 coal
->rx_coalesce_usecs
= mgp
->intr_coal_delay
;
1666 myri10ge_set_coalesce(struct net_device
*netdev
, struct ethtool_coalesce
*coal
)
1668 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1670 mgp
->intr_coal_delay
= coal
->rx_coalesce_usecs
;
1671 put_be32(htonl(mgp
->intr_coal_delay
), mgp
->intr_coal_delay_ptr
);
1676 myri10ge_get_pauseparam(struct net_device
*netdev
,
1677 struct ethtool_pauseparam
*pause
)
1679 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1682 pause
->rx_pause
= mgp
->pause
;
1683 pause
->tx_pause
= mgp
->pause
;
1687 myri10ge_set_pauseparam(struct net_device
*netdev
,
1688 struct ethtool_pauseparam
*pause
)
1690 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1692 if (pause
->tx_pause
!= mgp
->pause
)
1693 return myri10ge_change_pause(mgp
, pause
->tx_pause
);
1694 if (pause
->rx_pause
!= mgp
->pause
)
1695 return myri10ge_change_pause(mgp
, pause
->tx_pause
);
1696 if (pause
->autoneg
!= 0)
1702 myri10ge_get_ringparam(struct net_device
*netdev
,
1703 struct ethtool_ringparam
*ring
)
1705 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1707 ring
->rx_mini_max_pending
= mgp
->ss
[0].rx_small
.mask
+ 1;
1708 ring
->rx_max_pending
= mgp
->ss
[0].rx_big
.mask
+ 1;
1709 ring
->rx_jumbo_max_pending
= 0;
1710 ring
->tx_max_pending
= mgp
->ss
[0].tx
.mask
+ 1;
1711 ring
->rx_mini_pending
= ring
->rx_mini_max_pending
;
1712 ring
->rx_pending
= ring
->rx_max_pending
;
1713 ring
->rx_jumbo_pending
= ring
->rx_jumbo_max_pending
;
1714 ring
->tx_pending
= ring
->tx_max_pending
;
1717 static u32
myri10ge_get_rx_csum(struct net_device
*netdev
)
1719 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1727 static int myri10ge_set_rx_csum(struct net_device
*netdev
, u32 csum_enabled
)
1729 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1733 mgp
->csum_flag
= MXGEFW_FLAGS_CKSUM
;
1735 u32 flags
= ethtool_op_get_flags(netdev
);
1736 err
= ethtool_op_set_flags(netdev
, (flags
& ~ETH_FLAG_LRO
));
1743 static int myri10ge_set_tso(struct net_device
*netdev
, u32 tso_enabled
)
1745 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1746 unsigned long flags
= mgp
->features
& (NETIF_F_TSO6
| NETIF_F_TSO
);
1749 netdev
->features
|= flags
;
1751 netdev
->features
&= ~flags
;
1755 static const char myri10ge_gstrings_main_stats
[][ETH_GSTRING_LEN
] = {
1756 "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
1757 "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
1758 "rx_length_errors", "rx_over_errors", "rx_crc_errors",
1759 "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
1760 "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
1761 "tx_heartbeat_errors", "tx_window_errors",
1762 /* device-specific stats */
1763 "tx_boundary", "WC", "irq", "MSI", "MSIX",
1764 "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
1765 "serial_number", "watchdog_resets",
1766 #ifdef CONFIG_MYRI10GE_DCA
1767 "dca_capable_firmware", "dca_device_present",
1769 "link_changes", "link_up", "dropped_link_overflow",
1770 "dropped_link_error_or_filtered",
1771 "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
1772 "dropped_unicast_filtered", "dropped_multicast_filtered",
1773 "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
1774 "dropped_no_big_buffer"
1777 static const char myri10ge_gstrings_slice_stats
[][ETH_GSTRING_LEN
] = {
1778 "----------- slice ---------",
1779 "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
1780 "rx_small_cnt", "rx_big_cnt",
1781 "wake_queue", "stop_queue", "tx_linearized", "LRO aggregated",
1783 "LRO avg aggr", "LRO no_desc"
1786 #define MYRI10GE_NET_STATS_LEN 21
1787 #define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats)
1788 #define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats)
1791 myri10ge_get_strings(struct net_device
*netdev
, u32 stringset
, u8
* data
)
1793 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1796 switch (stringset
) {
1798 memcpy(data
, *myri10ge_gstrings_main_stats
,
1799 sizeof(myri10ge_gstrings_main_stats
));
1800 data
+= sizeof(myri10ge_gstrings_main_stats
);
1801 for (i
= 0; i
< mgp
->num_slices
; i
++) {
1802 memcpy(data
, *myri10ge_gstrings_slice_stats
,
1803 sizeof(myri10ge_gstrings_slice_stats
));
1804 data
+= sizeof(myri10ge_gstrings_slice_stats
);
1810 static int myri10ge_get_sset_count(struct net_device
*netdev
, int sset
)
1812 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1816 return MYRI10GE_MAIN_STATS_LEN
+
1817 mgp
->num_slices
* MYRI10GE_SLICE_STATS_LEN
;
1824 myri10ge_get_ethtool_stats(struct net_device
*netdev
,
1825 struct ethtool_stats
*stats
, u64
* data
)
1827 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1828 struct myri10ge_slice_state
*ss
;
1832 /* force stats update */
1833 (void)myri10ge_get_stats(netdev
);
1834 for (i
= 0; i
< MYRI10GE_NET_STATS_LEN
; i
++)
1835 data
[i
] = ((unsigned long *)&mgp
->stats
)[i
];
1837 data
[i
++] = (unsigned int)mgp
->tx_boundary
;
1838 data
[i
++] = (unsigned int)mgp
->wc_enabled
;
1839 data
[i
++] = (unsigned int)mgp
->pdev
->irq
;
1840 data
[i
++] = (unsigned int)mgp
->msi_enabled
;
1841 data
[i
++] = (unsigned int)mgp
->msix_enabled
;
1842 data
[i
++] = (unsigned int)mgp
->read_dma
;
1843 data
[i
++] = (unsigned int)mgp
->write_dma
;
1844 data
[i
++] = (unsigned int)mgp
->read_write_dma
;
1845 data
[i
++] = (unsigned int)mgp
->serial_number
;
1846 data
[i
++] = (unsigned int)mgp
->watchdog_resets
;
1847 #ifdef CONFIG_MYRI10GE_DCA
1848 data
[i
++] = (unsigned int)(mgp
->ss
[0].dca_tag
!= NULL
);
1849 data
[i
++] = (unsigned int)(mgp
->dca_enabled
);
1851 data
[i
++] = (unsigned int)mgp
->link_changes
;
1853 /* firmware stats are useful only in the first slice */
1855 data
[i
++] = (unsigned int)ntohl(ss
->fw_stats
->link_up
);
1856 data
[i
++] = (unsigned int)ntohl(ss
->fw_stats
->dropped_link_overflow
);
1858 (unsigned int)ntohl(ss
->fw_stats
->dropped_link_error_or_filtered
);
1859 data
[i
++] = (unsigned int)ntohl(ss
->fw_stats
->dropped_pause
);
1860 data
[i
++] = (unsigned int)ntohl(ss
->fw_stats
->dropped_bad_phy
);
1861 data
[i
++] = (unsigned int)ntohl(ss
->fw_stats
->dropped_bad_crc32
);
1862 data
[i
++] = (unsigned int)ntohl(ss
->fw_stats
->dropped_unicast_filtered
);
1864 (unsigned int)ntohl(ss
->fw_stats
->dropped_multicast_filtered
);
1865 data
[i
++] = (unsigned int)ntohl(ss
->fw_stats
->dropped_runt
);
1866 data
[i
++] = (unsigned int)ntohl(ss
->fw_stats
->dropped_overrun
);
1867 data
[i
++] = (unsigned int)ntohl(ss
->fw_stats
->dropped_no_small_buffer
);
1868 data
[i
++] = (unsigned int)ntohl(ss
->fw_stats
->dropped_no_big_buffer
);
1870 for (slice
= 0; slice
< mgp
->num_slices
; slice
++) {
1871 ss
= &mgp
->ss
[slice
];
1873 data
[i
++] = (unsigned int)ss
->tx
.pkt_start
;
1874 data
[i
++] = (unsigned int)ss
->tx
.pkt_done
;
1875 data
[i
++] = (unsigned int)ss
->tx
.req
;
1876 data
[i
++] = (unsigned int)ss
->tx
.done
;
1877 data
[i
++] = (unsigned int)ss
->rx_small
.cnt
;
1878 data
[i
++] = (unsigned int)ss
->rx_big
.cnt
;
1879 data
[i
++] = (unsigned int)ss
->tx
.wake_queue
;
1880 data
[i
++] = (unsigned int)ss
->tx
.stop_queue
;
1881 data
[i
++] = (unsigned int)ss
->tx
.linearized
;
1882 data
[i
++] = ss
->rx_done
.lro_mgr
.stats
.aggregated
;
1883 data
[i
++] = ss
->rx_done
.lro_mgr
.stats
.flushed
;
1884 if (ss
->rx_done
.lro_mgr
.stats
.flushed
)
1885 data
[i
++] = ss
->rx_done
.lro_mgr
.stats
.aggregated
/
1886 ss
->rx_done
.lro_mgr
.stats
.flushed
;
1889 data
[i
++] = ss
->rx_done
.lro_mgr
.stats
.no_desc
;
1893 static void myri10ge_set_msglevel(struct net_device
*netdev
, u32 value
)
1895 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1896 mgp
->msg_enable
= value
;
1899 static u32
myri10ge_get_msglevel(struct net_device
*netdev
)
1901 struct myri10ge_priv
*mgp
= netdev_priv(netdev
);
1902 return mgp
->msg_enable
;
1905 static const struct ethtool_ops myri10ge_ethtool_ops
= {
1906 .get_settings
= myri10ge_get_settings
,
1907 .get_drvinfo
= myri10ge_get_drvinfo
,
1908 .get_coalesce
= myri10ge_get_coalesce
,
1909 .set_coalesce
= myri10ge_set_coalesce
,
1910 .get_pauseparam
= myri10ge_get_pauseparam
,
1911 .set_pauseparam
= myri10ge_set_pauseparam
,
1912 .get_ringparam
= myri10ge_get_ringparam
,
1913 .get_rx_csum
= myri10ge_get_rx_csum
,
1914 .set_rx_csum
= myri10ge_set_rx_csum
,
1915 .set_tx_csum
= ethtool_op_set_tx_hw_csum
,
1916 .set_sg
= ethtool_op_set_sg
,
1917 .set_tso
= myri10ge_set_tso
,
1918 .get_link
= ethtool_op_get_link
,
1919 .get_strings
= myri10ge_get_strings
,
1920 .get_sset_count
= myri10ge_get_sset_count
,
1921 .get_ethtool_stats
= myri10ge_get_ethtool_stats
,
1922 .set_msglevel
= myri10ge_set_msglevel
,
1923 .get_msglevel
= myri10ge_get_msglevel
,
1924 .get_flags
= ethtool_op_get_flags
,
1925 .set_flags
= ethtool_op_set_flags
1928 static int myri10ge_allocate_rings(struct myri10ge_slice_state
*ss
)
1930 struct myri10ge_priv
*mgp
= ss
->mgp
;
1931 struct myri10ge_cmd cmd
;
1932 struct net_device
*dev
= mgp
->dev
;
1933 int tx_ring_size
, rx_ring_size
;
1934 int tx_ring_entries
, rx_ring_entries
;
1935 int i
, slice
, status
;
1938 /* get ring sizes */
1939 slice
= ss
- mgp
->ss
;
1941 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_GET_SEND_RING_SIZE
, &cmd
, 0);
1942 tx_ring_size
= cmd
.data0
;
1944 status
|= myri10ge_send_cmd(mgp
, MXGEFW_CMD_GET_RX_RING_SIZE
, &cmd
, 0);
1947 rx_ring_size
= cmd
.data0
;
1949 tx_ring_entries
= tx_ring_size
/ sizeof(struct mcp_kreq_ether_send
);
1950 rx_ring_entries
= rx_ring_size
/ sizeof(struct mcp_dma_addr
);
1951 ss
->tx
.mask
= tx_ring_entries
- 1;
1952 ss
->rx_small
.mask
= ss
->rx_big
.mask
= rx_ring_entries
- 1;
1956 /* allocate the host shadow rings */
1958 bytes
= 8 + (MYRI10GE_MAX_SEND_DESC_TSO
+ 4)
1959 * sizeof(*ss
->tx
.req_list
);
1960 ss
->tx
.req_bytes
= kzalloc(bytes
, GFP_KERNEL
);
1961 if (ss
->tx
.req_bytes
== NULL
)
1962 goto abort_with_nothing
;
1964 /* ensure req_list entries are aligned to 8 bytes */
1965 ss
->tx
.req_list
= (struct mcp_kreq_ether_send
*)
1966 ALIGN((unsigned long)ss
->tx
.req_bytes
, 8);
1967 ss
->tx
.queue_active
= 0;
1969 bytes
= rx_ring_entries
* sizeof(*ss
->rx_small
.shadow
);
1970 ss
->rx_small
.shadow
= kzalloc(bytes
, GFP_KERNEL
);
1971 if (ss
->rx_small
.shadow
== NULL
)
1972 goto abort_with_tx_req_bytes
;
1974 bytes
= rx_ring_entries
* sizeof(*ss
->rx_big
.shadow
);
1975 ss
->rx_big
.shadow
= kzalloc(bytes
, GFP_KERNEL
);
1976 if (ss
->rx_big
.shadow
== NULL
)
1977 goto abort_with_rx_small_shadow
;
1979 /* allocate the host info rings */
1981 bytes
= tx_ring_entries
* sizeof(*ss
->tx
.info
);
1982 ss
->tx
.info
= kzalloc(bytes
, GFP_KERNEL
);
1983 if (ss
->tx
.info
== NULL
)
1984 goto abort_with_rx_big_shadow
;
1986 bytes
= rx_ring_entries
* sizeof(*ss
->rx_small
.info
);
1987 ss
->rx_small
.info
= kzalloc(bytes
, GFP_KERNEL
);
1988 if (ss
->rx_small
.info
== NULL
)
1989 goto abort_with_tx_info
;
1991 bytes
= rx_ring_entries
* sizeof(*ss
->rx_big
.info
);
1992 ss
->rx_big
.info
= kzalloc(bytes
, GFP_KERNEL
);
1993 if (ss
->rx_big
.info
== NULL
)
1994 goto abort_with_rx_small_info
;
1996 /* Fill the receive rings */
1998 ss
->rx_small
.cnt
= 0;
1999 ss
->rx_big
.fill_cnt
= 0;
2000 ss
->rx_small
.fill_cnt
= 0;
2001 ss
->rx_small
.page_offset
= MYRI10GE_ALLOC_SIZE
;
2002 ss
->rx_big
.page_offset
= MYRI10GE_ALLOC_SIZE
;
2003 ss
->rx_small
.watchdog_needed
= 0;
2004 ss
->rx_big
.watchdog_needed
= 0;
2005 myri10ge_alloc_rx_pages(mgp
, &ss
->rx_small
,
2006 mgp
->small_bytes
+ MXGEFW_PAD
, 0);
2008 if (ss
->rx_small
.fill_cnt
< ss
->rx_small
.mask
+ 1) {
2010 "myri10ge: %s:slice-%d: alloced only %d small bufs\n",
2011 dev
->name
, slice
, ss
->rx_small
.fill_cnt
);
2012 goto abort_with_rx_small_ring
;
2015 myri10ge_alloc_rx_pages(mgp
, &ss
->rx_big
, mgp
->big_bytes
, 0);
2016 if (ss
->rx_big
.fill_cnt
< ss
->rx_big
.mask
+ 1) {
2018 "myri10ge: %s:slice-%d: alloced only %d big bufs\n",
2019 dev
->name
, slice
, ss
->rx_big
.fill_cnt
);
2020 goto abort_with_rx_big_ring
;
2025 abort_with_rx_big_ring
:
2026 for (i
= ss
->rx_big
.cnt
; i
< ss
->rx_big
.fill_cnt
; i
++) {
2027 int idx
= i
& ss
->rx_big
.mask
;
2028 myri10ge_unmap_rx_page(mgp
->pdev
, &ss
->rx_big
.info
[idx
],
2030 put_page(ss
->rx_big
.info
[idx
].page
);
2033 abort_with_rx_small_ring
:
2034 for (i
= ss
->rx_small
.cnt
; i
< ss
->rx_small
.fill_cnt
; i
++) {
2035 int idx
= i
& ss
->rx_small
.mask
;
2036 myri10ge_unmap_rx_page(mgp
->pdev
, &ss
->rx_small
.info
[idx
],
2037 mgp
->small_bytes
+ MXGEFW_PAD
);
2038 put_page(ss
->rx_small
.info
[idx
].page
);
2041 kfree(ss
->rx_big
.info
);
2043 abort_with_rx_small_info
:
2044 kfree(ss
->rx_small
.info
);
2049 abort_with_rx_big_shadow
:
2050 kfree(ss
->rx_big
.shadow
);
2052 abort_with_rx_small_shadow
:
2053 kfree(ss
->rx_small
.shadow
);
2055 abort_with_tx_req_bytes
:
2056 kfree(ss
->tx
.req_bytes
);
2057 ss
->tx
.req_bytes
= NULL
;
2058 ss
->tx
.req_list
= NULL
;
2064 static void myri10ge_free_rings(struct myri10ge_slice_state
*ss
)
2066 struct myri10ge_priv
*mgp
= ss
->mgp
;
2067 struct sk_buff
*skb
;
2068 struct myri10ge_tx_buf
*tx
;
2071 /* If not allocated, skip it */
2072 if (ss
->tx
.req_list
== NULL
)
2075 for (i
= ss
->rx_big
.cnt
; i
< ss
->rx_big
.fill_cnt
; i
++) {
2076 idx
= i
& ss
->rx_big
.mask
;
2077 if (i
== ss
->rx_big
.fill_cnt
- 1)
2078 ss
->rx_big
.info
[idx
].page_offset
= MYRI10GE_ALLOC_SIZE
;
2079 myri10ge_unmap_rx_page(mgp
->pdev
, &ss
->rx_big
.info
[idx
],
2081 put_page(ss
->rx_big
.info
[idx
].page
);
2084 for (i
= ss
->rx_small
.cnt
; i
< ss
->rx_small
.fill_cnt
; i
++) {
2085 idx
= i
& ss
->rx_small
.mask
;
2086 if (i
== ss
->rx_small
.fill_cnt
- 1)
2087 ss
->rx_small
.info
[idx
].page_offset
=
2088 MYRI10GE_ALLOC_SIZE
;
2089 myri10ge_unmap_rx_page(mgp
->pdev
, &ss
->rx_small
.info
[idx
],
2090 mgp
->small_bytes
+ MXGEFW_PAD
);
2091 put_page(ss
->rx_small
.info
[idx
].page
);
2094 while (tx
->done
!= tx
->req
) {
2095 idx
= tx
->done
& tx
->mask
;
2096 skb
= tx
->info
[idx
].skb
;
2099 tx
->info
[idx
].skb
= NULL
;
2101 len
= pci_unmap_len(&tx
->info
[idx
], len
);
2102 pci_unmap_len_set(&tx
->info
[idx
], len
, 0);
2104 ss
->stats
.tx_dropped
++;
2105 dev_kfree_skb_any(skb
);
2107 pci_unmap_single(mgp
->pdev
,
2108 pci_unmap_addr(&tx
->info
[idx
],
2113 pci_unmap_page(mgp
->pdev
,
2114 pci_unmap_addr(&tx
->info
[idx
],
2119 kfree(ss
->rx_big
.info
);
2121 kfree(ss
->rx_small
.info
);
2125 kfree(ss
->rx_big
.shadow
);
2127 kfree(ss
->rx_small
.shadow
);
2129 kfree(ss
->tx
.req_bytes
);
2130 ss
->tx
.req_bytes
= NULL
;
2131 ss
->tx
.req_list
= NULL
;
2134 static int myri10ge_request_irq(struct myri10ge_priv
*mgp
)
2136 struct pci_dev
*pdev
= mgp
->pdev
;
2137 struct myri10ge_slice_state
*ss
;
2138 struct net_device
*netdev
= mgp
->dev
;
2142 mgp
->msi_enabled
= 0;
2143 mgp
->msix_enabled
= 0;
2146 if (mgp
->num_slices
> 1) {
2148 pci_enable_msix(pdev
, mgp
->msix_vectors
,
2151 mgp
->msix_enabled
= 1;
2154 "Error %d setting up MSI-X\n", status
);
2158 if (mgp
->msix_enabled
== 0) {
2159 status
= pci_enable_msi(pdev
);
2162 "Error %d setting up MSI; falling back to xPIC\n",
2165 mgp
->msi_enabled
= 1;
2169 if (mgp
->msix_enabled
) {
2170 for (i
= 0; i
< mgp
->num_slices
; i
++) {
2172 snprintf(ss
->irq_desc
, sizeof(ss
->irq_desc
),
2173 "%s:slice-%d", netdev
->name
, i
);
2174 status
= request_irq(mgp
->msix_vectors
[i
].vector
,
2175 myri10ge_intr
, 0, ss
->irq_desc
,
2179 "slice %d failed to allocate IRQ\n", i
);
2182 free_irq(mgp
->msix_vectors
[i
].vector
,
2186 pci_disable_msix(pdev
);
2191 status
= request_irq(pdev
->irq
, myri10ge_intr
, IRQF_SHARED
,
2192 mgp
->dev
->name
, &mgp
->ss
[0]);
2194 dev_err(&pdev
->dev
, "failed to allocate IRQ\n");
2195 if (mgp
->msi_enabled
)
2196 pci_disable_msi(pdev
);
2202 static void myri10ge_free_irq(struct myri10ge_priv
*mgp
)
2204 struct pci_dev
*pdev
= mgp
->pdev
;
2207 if (mgp
->msix_enabled
) {
2208 for (i
= 0; i
< mgp
->num_slices
; i
++)
2209 free_irq(mgp
->msix_vectors
[i
].vector
, &mgp
->ss
[i
]);
2211 free_irq(pdev
->irq
, &mgp
->ss
[0]);
2213 if (mgp
->msi_enabled
)
2214 pci_disable_msi(pdev
);
2215 if (mgp
->msix_enabled
)
2216 pci_disable_msix(pdev
);
2220 myri10ge_get_frag_header(struct skb_frag_struct
*frag
, void **mac_hdr
,
2221 void **ip_hdr
, void **tcpudp_hdr
,
2222 u64
* hdr_flags
, void *priv
)
2225 struct vlan_ethhdr
*veh
;
2227 u8
*va
= page_address(frag
->page
) + frag
->page_offset
;
2228 unsigned long ll_hlen
;
2229 /* passed opaque through lro_receive_frags() */
2230 __wsum csum
= (__force __wsum
) (unsigned long)priv
;
2232 /* find the mac header, aborting if not IPv4 */
2234 eh
= (struct ethhdr
*)va
;
2237 if (eh
->h_proto
!= htons(ETH_P_IP
)) {
2238 if (eh
->h_proto
== htons(ETH_P_8021Q
)) {
2239 veh
= (struct vlan_ethhdr
*)va
;
2240 if (veh
->h_vlan_encapsulated_proto
!= htons(ETH_P_IP
))
2243 ll_hlen
+= VLAN_HLEN
;
2246 * HW checksum starts ETH_HLEN bytes into
2247 * frame, so we must subtract off the VLAN
2248 * header's checksum before csum can be used
2250 csum
= csum_sub(csum
, csum_partial(va
+ ETH_HLEN
,
2256 *hdr_flags
= LRO_IPV4
;
2258 iph
= (struct iphdr
*)(va
+ ll_hlen
);
2260 if (iph
->protocol
!= IPPROTO_TCP
)
2262 if (iph
->frag_off
& htons(IP_MF
| IP_OFFSET
))
2264 *hdr_flags
|= LRO_TCP
;
2265 *tcpudp_hdr
= (u8
*) (*ip_hdr
) + (iph
->ihl
<< 2);
2267 /* verify the IP checksum */
2268 if (unlikely(ip_fast_csum((u8
*) iph
, iph
->ihl
)))
2271 /* verify the checksum */
2272 if (unlikely(csum_tcpudp_magic(iph
->saddr
, iph
->daddr
,
2273 ntohs(iph
->tot_len
) - (iph
->ihl
<< 2),
2274 IPPROTO_TCP
, csum
)))
2280 static int myri10ge_get_txrx(struct myri10ge_priv
*mgp
, int slice
)
2282 struct myri10ge_cmd cmd
;
2283 struct myri10ge_slice_state
*ss
;
2286 ss
= &mgp
->ss
[slice
];
2288 if (slice
== 0 || (mgp
->dev
->real_num_tx_queues
> 1)) {
2290 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_GET_SEND_OFFSET
,
2292 ss
->tx
.lanai
= (struct mcp_kreq_ether_send __iomem
*)
2293 (mgp
->sram
+ cmd
.data0
);
2296 status
|= myri10ge_send_cmd(mgp
, MXGEFW_CMD_GET_SMALL_RX_OFFSET
,
2298 ss
->rx_small
.lanai
= (struct mcp_kreq_ether_recv __iomem
*)
2299 (mgp
->sram
+ cmd
.data0
);
2302 status
|= myri10ge_send_cmd(mgp
, MXGEFW_CMD_GET_BIG_RX_OFFSET
, &cmd
, 0);
2303 ss
->rx_big
.lanai
= (struct mcp_kreq_ether_recv __iomem
*)
2304 (mgp
->sram
+ cmd
.data0
);
2306 ss
->tx
.send_go
= (__iomem __be32
*)
2307 (mgp
->sram
+ MXGEFW_ETH_SEND_GO
+ 64 * slice
);
2308 ss
->tx
.send_stop
= (__iomem __be32
*)
2309 (mgp
->sram
+ MXGEFW_ETH_SEND_STOP
+ 64 * slice
);
2314 static int myri10ge_set_stats(struct myri10ge_priv
*mgp
, int slice
)
2316 struct myri10ge_cmd cmd
;
2317 struct myri10ge_slice_state
*ss
;
2320 ss
= &mgp
->ss
[slice
];
2321 cmd
.data0
= MYRI10GE_LOWPART_TO_U32(ss
->fw_stats_bus
);
2322 cmd
.data1
= MYRI10GE_HIGHPART_TO_U32(ss
->fw_stats_bus
);
2323 cmd
.data2
= sizeof(struct mcp_irq_data
) | (slice
<< 16);
2324 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_SET_STATS_DMA_V2
, &cmd
, 0);
2325 if (status
== -ENOSYS
) {
2326 dma_addr_t bus
= ss
->fw_stats_bus
;
2329 bus
+= offsetof(struct mcp_irq_data
, send_done_count
);
2330 cmd
.data0
= MYRI10GE_LOWPART_TO_U32(bus
);
2331 cmd
.data1
= MYRI10GE_HIGHPART_TO_U32(bus
);
2332 status
= myri10ge_send_cmd(mgp
,
2333 MXGEFW_CMD_SET_STATS_DMA_OBSOLETE
,
2335 /* Firmware cannot support multicast without STATS_DMA_V2 */
2336 mgp
->fw_multicast_support
= 0;
2338 mgp
->fw_multicast_support
= 1;
2343 static int myri10ge_open(struct net_device
*dev
)
2345 struct myri10ge_slice_state
*ss
;
2346 struct myri10ge_priv
*mgp
= netdev_priv(dev
);
2347 struct myri10ge_cmd cmd
;
2348 int i
, status
, big_pow2
, slice
;
2350 struct net_lro_mgr
*lro_mgr
;
2352 if (mgp
->running
!= MYRI10GE_ETH_STOPPED
)
2355 mgp
->running
= MYRI10GE_ETH_STARTING
;
2356 status
= myri10ge_reset(mgp
);
2358 printk(KERN_ERR
"myri10ge: %s: failed reset\n", dev
->name
);
2359 goto abort_with_nothing
;
2362 if (mgp
->num_slices
> 1) {
2363 cmd
.data0
= mgp
->num_slices
;
2364 cmd
.data1
= MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE
;
2365 if (mgp
->dev
->real_num_tx_queues
> 1)
2366 cmd
.data1
|= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES
;
2367 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_ENABLE_RSS_QUEUES
,
2371 "myri10ge: %s: failed to set number of slices\n",
2373 goto abort_with_nothing
;
2375 /* setup the indirection table */
2376 cmd
.data0
= mgp
->num_slices
;
2377 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_SET_RSS_TABLE_SIZE
,
2380 status
|= myri10ge_send_cmd(mgp
,
2381 MXGEFW_CMD_GET_RSS_TABLE_OFFSET
,
2385 "myri10ge: %s: failed to setup rss tables\n",
2387 goto abort_with_nothing
;
2390 /* just enable an identity mapping */
2391 itable
= mgp
->sram
+ cmd
.data0
;
2392 for (i
= 0; i
< mgp
->num_slices
; i
++)
2393 __raw_writeb(i
, &itable
[i
]);
2396 cmd
.data1
= myri10ge_rss_hash
;
2397 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_SET_RSS_ENABLE
,
2401 "myri10ge: %s: failed to enable slices\n",
2403 goto abort_with_nothing
;
2407 status
= myri10ge_request_irq(mgp
);
2409 goto abort_with_nothing
;
2411 /* decide what small buffer size to use. For good TCP rx
2412 * performance, it is important to not receive 1514 byte
2413 * frames into jumbo buffers, as it confuses the socket buffer
2414 * accounting code, leading to drops and erratic performance.
2417 if (dev
->mtu
<= ETH_DATA_LEN
)
2418 /* enough for a TCP header */
2419 mgp
->small_bytes
= (128 > SMP_CACHE_BYTES
)
2420 ? (128 - MXGEFW_PAD
)
2421 : (SMP_CACHE_BYTES
- MXGEFW_PAD
);
2423 /* enough for a vlan encapsulated ETH_DATA_LEN frame */
2424 mgp
->small_bytes
= VLAN_ETH_FRAME_LEN
;
2426 /* Override the small buffer size? */
2427 if (myri10ge_small_bytes
> 0)
2428 mgp
->small_bytes
= myri10ge_small_bytes
;
2430 /* Firmware needs the big buff size as a power of 2. Lie and
2431 * tell him the buffer is larger, because we only use 1
2432 * buffer/pkt, and the mtu will prevent overruns.
2434 big_pow2
= dev
->mtu
+ ETH_HLEN
+ VLAN_HLEN
+ MXGEFW_PAD
;
2435 if (big_pow2
< MYRI10GE_ALLOC_SIZE
/ 2) {
2436 while (!is_power_of_2(big_pow2
))
2438 mgp
->big_bytes
= dev
->mtu
+ ETH_HLEN
+ VLAN_HLEN
+ MXGEFW_PAD
;
2440 big_pow2
= MYRI10GE_ALLOC_SIZE
;
2441 mgp
->big_bytes
= big_pow2
;
2444 /* setup the per-slice data structures */
2445 for (slice
= 0; slice
< mgp
->num_slices
; slice
++) {
2446 ss
= &mgp
->ss
[slice
];
2448 status
= myri10ge_get_txrx(mgp
, slice
);
2451 "myri10ge: %s: failed to get ring sizes or locations\n",
2453 goto abort_with_rings
;
2455 status
= myri10ge_allocate_rings(ss
);
2457 goto abort_with_rings
;
2459 /* only firmware which supports multiple TX queues
2460 * supports setting up the tx stats on non-zero
2462 if (slice
== 0 || mgp
->dev
->real_num_tx_queues
> 1)
2463 status
= myri10ge_set_stats(mgp
, slice
);
2466 "myri10ge: %s: Couldn't set stats DMA\n",
2468 goto abort_with_rings
;
2471 lro_mgr
= &ss
->rx_done
.lro_mgr
;
2473 lro_mgr
->features
= LRO_F_NAPI
;
2474 lro_mgr
->ip_summed
= CHECKSUM_COMPLETE
;
2475 lro_mgr
->ip_summed_aggr
= CHECKSUM_UNNECESSARY
;
2476 lro_mgr
->max_desc
= MYRI10GE_MAX_LRO_DESCRIPTORS
;
2477 lro_mgr
->lro_arr
= ss
->rx_done
.lro_desc
;
2478 lro_mgr
->get_frag_header
= myri10ge_get_frag_header
;
2479 lro_mgr
->max_aggr
= myri10ge_lro_max_pkts
;
2480 lro_mgr
->frag_align_pad
= 2;
2481 if (lro_mgr
->max_aggr
> MAX_SKB_FRAGS
)
2482 lro_mgr
->max_aggr
= MAX_SKB_FRAGS
;
2484 /* must happen prior to any irq */
2485 napi_enable(&(ss
)->napi
);
2488 /* now give firmware buffers sizes, and MTU */
2489 cmd
.data0
= dev
->mtu
+ ETH_HLEN
+ VLAN_HLEN
;
2490 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_SET_MTU
, &cmd
, 0);
2491 cmd
.data0
= mgp
->small_bytes
;
2493 myri10ge_send_cmd(mgp
, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE
, &cmd
, 0);
2494 cmd
.data0
= big_pow2
;
2496 myri10ge_send_cmd(mgp
, MXGEFW_CMD_SET_BIG_BUFFER_SIZE
, &cmd
, 0);
2498 printk(KERN_ERR
"myri10ge: %s: Couldn't set buffer sizes\n",
2500 goto abort_with_rings
;
2504 * Set Linux style TSO mode; this is needed only on newer
2505 * firmware versions. Older versions default to Linux
2509 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_SET_TSO_MODE
, &cmd
, 0);
2510 if (status
&& status
!= -ENOSYS
) {
2511 printk(KERN_ERR
"myri10ge: %s: Couldn't set TSO mode\n",
2513 goto abort_with_rings
;
2516 mgp
->link_state
= ~0U;
2517 mgp
->rdma_tags_available
= 15;
2519 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_ETHERNET_UP
, &cmd
, 0);
2521 printk(KERN_ERR
"myri10ge: %s: Couldn't bring up link\n",
2523 goto abort_with_rings
;
2526 mgp
->running
= MYRI10GE_ETH_RUNNING
;
2527 mgp
->watchdog_timer
.expires
= jiffies
+ myri10ge_watchdog_timeout
* HZ
;
2528 add_timer(&mgp
->watchdog_timer
);
2529 netif_tx_wake_all_queues(dev
);
2536 napi_disable(&mgp
->ss
[slice
].napi
);
2538 for (i
= 0; i
< mgp
->num_slices
; i
++)
2539 myri10ge_free_rings(&mgp
->ss
[i
]);
2541 myri10ge_free_irq(mgp
);
2544 mgp
->running
= MYRI10GE_ETH_STOPPED
;
2548 static int myri10ge_close(struct net_device
*dev
)
2550 struct myri10ge_priv
*mgp
= netdev_priv(dev
);
2551 struct myri10ge_cmd cmd
;
2552 int status
, old_down_cnt
;
2555 if (mgp
->running
!= MYRI10GE_ETH_RUNNING
)
2558 if (mgp
->ss
[0].tx
.req_bytes
== NULL
)
2561 del_timer_sync(&mgp
->watchdog_timer
);
2562 mgp
->running
= MYRI10GE_ETH_STOPPING
;
2563 for (i
= 0; i
< mgp
->num_slices
; i
++) {
2564 napi_disable(&mgp
->ss
[i
].napi
);
2566 netif_carrier_off(dev
);
2568 netif_tx_stop_all_queues(dev
);
2569 if (mgp
->rebooted
== 0) {
2570 old_down_cnt
= mgp
->down_cnt
;
2573 myri10ge_send_cmd(mgp
, MXGEFW_CMD_ETHERNET_DOWN
, &cmd
, 0);
2576 "myri10ge: %s: Couldn't bring down link\n",
2579 wait_event_timeout(mgp
->down_wq
, old_down_cnt
!= mgp
->down_cnt
,
2581 if (old_down_cnt
== mgp
->down_cnt
)
2582 printk(KERN_ERR
"myri10ge: %s never got down irq\n",
2585 netif_tx_disable(dev
);
2586 myri10ge_free_irq(mgp
);
2587 for (i
= 0; i
< mgp
->num_slices
; i
++)
2588 myri10ge_free_rings(&mgp
->ss
[i
]);
2590 mgp
->running
= MYRI10GE_ETH_STOPPED
;
2594 /* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2595 * backwards one at a time and handle ring wraps */
2598 myri10ge_submit_req_backwards(struct myri10ge_tx_buf
*tx
,
2599 struct mcp_kreq_ether_send
*src
, int cnt
)
2601 int idx
, starting_slot
;
2602 starting_slot
= tx
->req
;
2605 idx
= (starting_slot
+ cnt
) & tx
->mask
;
2606 myri10ge_pio_copy(&tx
->lanai
[idx
], &src
[cnt
], sizeof(*src
));
2612 * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2613 * at most 32 bytes at a time, so as to avoid involving the software
2614 * pio handler in the nic. We re-write the first segment's flags
2615 * to mark them valid only after writing the entire chain.
2619 myri10ge_submit_req(struct myri10ge_tx_buf
*tx
, struct mcp_kreq_ether_send
*src
,
2623 struct mcp_kreq_ether_send __iomem
*dstp
, *dst
;
2624 struct mcp_kreq_ether_send
*srcp
;
2627 idx
= tx
->req
& tx
->mask
;
2629 last_flags
= src
->flags
;
2632 dst
= dstp
= &tx
->lanai
[idx
];
2635 if ((idx
+ cnt
) < tx
->mask
) {
2636 for (i
= 0; i
< (cnt
- 1); i
+= 2) {
2637 myri10ge_pio_copy(dstp
, srcp
, 2 * sizeof(*src
));
2638 mb(); /* force write every 32 bytes */
2643 /* submit all but the first request, and ensure
2644 * that it is submitted below */
2645 myri10ge_submit_req_backwards(tx
, src
, cnt
);
2649 /* submit the first request */
2650 myri10ge_pio_copy(dstp
, srcp
, sizeof(*src
));
2651 mb(); /* barrier before setting valid flag */
2654 /* re-write the last 32-bits with the valid flags */
2655 src
->flags
= last_flags
;
2656 put_be32(*((__be32
*) src
+ 3), (__be32 __iomem
*) dst
+ 3);
2662 * Transmit a packet. We need to split the packet so that a single
2663 * segment does not cross myri10ge->tx_boundary, so this makes segment
2664 * counting tricky. So rather than try to count segments up front, we
2665 * just give up if there are too few segments to hold a reasonably
2666 * fragmented packet currently available. If we run
2667 * out of segments while preparing a packet for DMA, we just linearize
2671 static netdev_tx_t
myri10ge_xmit(struct sk_buff
*skb
,
2672 struct net_device
*dev
)
2674 struct myri10ge_priv
*mgp
= netdev_priv(dev
);
2675 struct myri10ge_slice_state
*ss
;
2676 struct mcp_kreq_ether_send
*req
;
2677 struct myri10ge_tx_buf
*tx
;
2678 struct skb_frag_struct
*frag
;
2679 struct netdev_queue
*netdev_queue
;
2682 __be32 high_swapped
;
2684 int idx
, last_idx
, avail
, frag_cnt
, frag_idx
, count
, mss
, max_segments
;
2685 u16 pseudo_hdr_offset
, cksum_offset
, queue
;
2686 int cum_len
, seglen
, boundary
, rdma_count
;
2689 queue
= skb_get_queue_mapping(skb
);
2690 ss
= &mgp
->ss
[queue
];
2691 netdev_queue
= netdev_get_tx_queue(mgp
->dev
, queue
);
2696 avail
= tx
->mask
- 1 - (tx
->req
- tx
->done
);
2699 max_segments
= MXGEFW_MAX_SEND_DESC
;
2701 if (skb_is_gso(skb
)) {
2702 mss
= skb_shinfo(skb
)->gso_size
;
2703 max_segments
= MYRI10GE_MAX_SEND_DESC_TSO
;
2706 if ((unlikely(avail
< max_segments
))) {
2707 /* we are out of transmit resources */
2709 netif_tx_stop_queue(netdev_queue
);
2710 return NETDEV_TX_BUSY
;
2713 /* Setup checksum offloading, if needed */
2715 pseudo_hdr_offset
= 0;
2717 flags
= (MXGEFW_FLAGS_NO_TSO
| MXGEFW_FLAGS_FIRST
);
2718 if (likely(skb
->ip_summed
== CHECKSUM_PARTIAL
)) {
2719 cksum_offset
= skb_transport_offset(skb
);
2720 pseudo_hdr_offset
= cksum_offset
+ skb
->csum_offset
;
2721 /* If the headers are excessively large, then we must
2722 * fall back to a software checksum */
2723 if (unlikely(!mss
&& (cksum_offset
> 255 ||
2724 pseudo_hdr_offset
> 127))) {
2725 if (skb_checksum_help(skb
))
2728 pseudo_hdr_offset
= 0;
2730 odd_flag
= MXGEFW_FLAGS_ALIGN_ODD
;
2731 flags
|= MXGEFW_FLAGS_CKSUM
;
2737 if (mss
) { /* TSO */
2738 /* this removes any CKSUM flag from before */
2739 flags
= (MXGEFW_FLAGS_TSO_HDR
| MXGEFW_FLAGS_FIRST
);
2741 /* negative cum_len signifies to the
2742 * send loop that we are still in the
2743 * header portion of the TSO packet.
2744 * TSO header can be at most 1KB long */
2745 cum_len
= -(skb_transport_offset(skb
) + tcp_hdrlen(skb
));
2747 /* for IPv6 TSO, the checksum offset stores the
2748 * TCP header length, to save the firmware from
2749 * the need to parse the headers */
2750 if (skb_is_gso_v6(skb
)) {
2751 cksum_offset
= tcp_hdrlen(skb
);
2752 /* Can only handle headers <= max_tso6 long */
2753 if (unlikely(-cum_len
> mgp
->max_tso6
))
2754 return myri10ge_sw_tso(skb
, dev
);
2756 /* for TSO, pseudo_hdr_offset holds mss.
2757 * The firmware figures out where to put
2758 * the checksum by parsing the header. */
2759 pseudo_hdr_offset
= mss
;
2761 /* Mark small packets, and pad out tiny packets */
2762 if (skb
->len
<= MXGEFW_SEND_SMALL_SIZE
) {
2763 flags
|= MXGEFW_FLAGS_SMALL
;
2765 /* pad frames to at least ETH_ZLEN bytes */
2766 if (unlikely(skb
->len
< ETH_ZLEN
)) {
2767 if (skb_padto(skb
, ETH_ZLEN
)) {
2768 /* The packet is gone, so we must
2770 ss
->stats
.tx_dropped
+= 1;
2771 return NETDEV_TX_OK
;
2773 /* adjust the len to account for the zero pad
2774 * so that the nic can know how long it is */
2775 skb
->len
= ETH_ZLEN
;
2779 /* map the skb for DMA */
2780 len
= skb
->len
- skb
->data_len
;
2781 idx
= tx
->req
& tx
->mask
;
2782 tx
->info
[idx
].skb
= skb
;
2783 bus
= pci_map_single(mgp
->pdev
, skb
->data
, len
, PCI_DMA_TODEVICE
);
2784 pci_unmap_addr_set(&tx
->info
[idx
], bus
, bus
);
2785 pci_unmap_len_set(&tx
->info
[idx
], len
, len
);
2787 frag_cnt
= skb_shinfo(skb
)->nr_frags
;
2792 /* "rdma_count" is the number of RDMAs belonging to the
2793 * current packet BEFORE the current send request. For
2794 * non-TSO packets, this is equal to "count".
2795 * For TSO packets, rdma_count needs to be reset
2796 * to 0 after a segment cut.
2798 * The rdma_count field of the send request is
2799 * the number of RDMAs of the packet starting at
2800 * that request. For TSO send requests with one ore more cuts
2801 * in the middle, this is the number of RDMAs starting
2802 * after the last cut in the request. All previous
2803 * segments before the last cut implicitly have 1 RDMA.
2805 * Since the number of RDMAs is not known beforehand,
2806 * it must be filled-in retroactively - after each
2807 * segmentation cut or at the end of the entire packet.
2811 /* Break the SKB or Fragment up into pieces which
2812 * do not cross mgp->tx_boundary */
2813 low
= MYRI10GE_LOWPART_TO_U32(bus
);
2814 high_swapped
= htonl(MYRI10GE_HIGHPART_TO_U32(bus
));
2819 if (unlikely(count
== max_segments
))
2820 goto abort_linearize
;
2823 (low
+ mgp
->tx_boundary
) & ~(mgp
->tx_boundary
- 1);
2824 seglen
= boundary
- low
;
2827 flags_next
= flags
& ~MXGEFW_FLAGS_FIRST
;
2828 cum_len_next
= cum_len
+ seglen
;
2829 if (mss
) { /* TSO */
2830 (req
- rdma_count
)->rdma_count
= rdma_count
+ 1;
2832 if (likely(cum_len
>= 0)) { /* payload */
2833 int next_is_first
, chop
;
2835 chop
= (cum_len_next
> mss
);
2836 cum_len_next
= cum_len_next
% mss
;
2837 next_is_first
= (cum_len_next
== 0);
2838 flags
|= chop
* MXGEFW_FLAGS_TSO_CHOP
;
2839 flags_next
|= next_is_first
*
2841 rdma_count
|= -(chop
| next_is_first
);
2842 rdma_count
+= chop
& !next_is_first
;
2843 } else if (likely(cum_len_next
>= 0)) { /* header ends */
2849 small
= (mss
<= MXGEFW_SEND_SMALL_SIZE
);
2850 flags_next
= MXGEFW_FLAGS_TSO_PLD
|
2851 MXGEFW_FLAGS_FIRST
|
2852 (small
* MXGEFW_FLAGS_SMALL
);
2855 req
->addr_high
= high_swapped
;
2856 req
->addr_low
= htonl(low
);
2857 req
->pseudo_hdr_offset
= htons(pseudo_hdr_offset
);
2858 req
->pad
= 0; /* complete solid 16-byte block; does this matter? */
2859 req
->rdma_count
= 1;
2860 req
->length
= htons(seglen
);
2861 req
->cksum_offset
= cksum_offset
;
2862 req
->flags
= flags
| ((cum_len
& 1) * odd_flag
);
2866 cum_len
= cum_len_next
;
2871 if (cksum_offset
!= 0 && !(mss
&& skb_is_gso_v6(skb
))) {
2872 if (unlikely(cksum_offset
> seglen
))
2873 cksum_offset
-= seglen
;
2878 if (frag_idx
== frag_cnt
)
2881 /* map next fragment for DMA */
2882 idx
= (count
+ tx
->req
) & tx
->mask
;
2883 frag
= &skb_shinfo(skb
)->frags
[frag_idx
];
2886 bus
= pci_map_page(mgp
->pdev
, frag
->page
, frag
->page_offset
,
2887 len
, PCI_DMA_TODEVICE
);
2888 pci_unmap_addr_set(&tx
->info
[idx
], bus
, bus
);
2889 pci_unmap_len_set(&tx
->info
[idx
], len
, len
);
2892 (req
- rdma_count
)->rdma_count
= rdma_count
;
2896 req
->flags
|= MXGEFW_FLAGS_TSO_LAST
;
2897 } while (!(req
->flags
& (MXGEFW_FLAGS_TSO_CHOP
|
2898 MXGEFW_FLAGS_FIRST
)));
2899 idx
= ((count
- 1) + tx
->req
) & tx
->mask
;
2900 tx
->info
[idx
].last
= 1;
2901 myri10ge_submit_req(tx
, tx
->req_list
, count
);
2902 /* if using multiple tx queues, make sure NIC polls the
2904 if ((mgp
->dev
->real_num_tx_queues
> 1) && tx
->queue_active
== 0) {
2905 tx
->queue_active
= 1;
2906 put_be32(htonl(1), tx
->send_go
);
2911 if ((avail
- count
) < MXGEFW_MAX_SEND_DESC
) {
2913 netif_tx_stop_queue(netdev_queue
);
2915 return NETDEV_TX_OK
;
2918 /* Free any DMA resources we've alloced and clear out the skb
2919 * slot so as to not trip up assertions, and to avoid a
2920 * double-free if linearizing fails */
2922 last_idx
= (idx
+ 1) & tx
->mask
;
2923 idx
= tx
->req
& tx
->mask
;
2924 tx
->info
[idx
].skb
= NULL
;
2926 len
= pci_unmap_len(&tx
->info
[idx
], len
);
2928 if (tx
->info
[idx
].skb
!= NULL
)
2929 pci_unmap_single(mgp
->pdev
,
2930 pci_unmap_addr(&tx
->info
[idx
],
2934 pci_unmap_page(mgp
->pdev
,
2935 pci_unmap_addr(&tx
->info
[idx
],
2938 pci_unmap_len_set(&tx
->info
[idx
], len
, 0);
2939 tx
->info
[idx
].skb
= NULL
;
2941 idx
= (idx
+ 1) & tx
->mask
;
2942 } while (idx
!= last_idx
);
2943 if (skb_is_gso(skb
)) {
2945 "myri10ge: %s: TSO but wanted to linearize?!?!?\n",
2950 if (skb_linearize(skb
))
2957 dev_kfree_skb_any(skb
);
2958 ss
->stats
.tx_dropped
+= 1;
2959 return NETDEV_TX_OK
;
2963 static netdev_tx_t
myri10ge_sw_tso(struct sk_buff
*skb
,
2964 struct net_device
*dev
)
2966 struct sk_buff
*segs
, *curr
;
2967 struct myri10ge_priv
*mgp
= netdev_priv(dev
);
2968 struct myri10ge_slice_state
*ss
;
2971 segs
= skb_gso_segment(skb
, dev
->features
& ~NETIF_F_TSO6
);
2979 status
= myri10ge_xmit(curr
, dev
);
2981 dev_kfree_skb_any(curr
);
2986 dev_kfree_skb_any(segs
);
2991 dev_kfree_skb_any(skb
);
2992 return NETDEV_TX_OK
;
2995 ss
= &mgp
->ss
[skb_get_queue_mapping(skb
)];
2996 dev_kfree_skb_any(skb
);
2997 ss
->stats
.tx_dropped
+= 1;
2998 return NETDEV_TX_OK
;
3001 static struct net_device_stats
*myri10ge_get_stats(struct net_device
*dev
)
3003 struct myri10ge_priv
*mgp
= netdev_priv(dev
);
3004 struct myri10ge_slice_netstats
*slice_stats
;
3005 struct net_device_stats
*stats
= &mgp
->stats
;
3008 spin_lock(&mgp
->stats_lock
);
3009 memset(stats
, 0, sizeof(*stats
));
3010 for (i
= 0; i
< mgp
->num_slices
; i
++) {
3011 slice_stats
= &mgp
->ss
[i
].stats
;
3012 stats
->rx_packets
+= slice_stats
->rx_packets
;
3013 stats
->tx_packets
+= slice_stats
->tx_packets
;
3014 stats
->rx_bytes
+= slice_stats
->rx_bytes
;
3015 stats
->tx_bytes
+= slice_stats
->tx_bytes
;
3016 stats
->rx_dropped
+= slice_stats
->rx_dropped
;
3017 stats
->tx_dropped
+= slice_stats
->tx_dropped
;
3019 spin_unlock(&mgp
->stats_lock
);
3023 static void myri10ge_set_multicast_list(struct net_device
*dev
)
3025 struct myri10ge_priv
*mgp
= netdev_priv(dev
);
3026 struct myri10ge_cmd cmd
;
3027 struct dev_mc_list
*mc_list
;
3028 __be32 data
[2] = { 0, 0 };
3031 /* can be called from atomic contexts,
3032 * pass 1 to force atomicity in myri10ge_send_cmd() */
3033 myri10ge_change_promisc(mgp
, dev
->flags
& IFF_PROMISC
, 1);
3035 /* This firmware is known to not support multicast */
3036 if (!mgp
->fw_multicast_support
)
3039 /* Disable multicast filtering */
3041 err
= myri10ge_send_cmd(mgp
, MXGEFW_ENABLE_ALLMULTI
, &cmd
, 1);
3043 printk(KERN_ERR
"myri10ge: %s: Failed MXGEFW_ENABLE_ALLMULTI,"
3044 " error status: %d\n", dev
->name
, err
);
3048 if ((dev
->flags
& IFF_ALLMULTI
) || mgp
->adopted_rx_filter_bug
) {
3049 /* request to disable multicast filtering, so quit here */
3053 /* Flush the filters */
3055 err
= myri10ge_send_cmd(mgp
, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS
,
3059 "myri10ge: %s: Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS"
3060 ", error status: %d\n", dev
->name
, err
);
3064 /* Walk the multicast list, and add each address */
3065 for (mc_list
= dev
->mc_list
; mc_list
!= NULL
; mc_list
= mc_list
->next
) {
3066 memcpy(data
, &mc_list
->dmi_addr
, 6);
3067 cmd
.data0
= ntohl(data
[0]);
3068 cmd
.data1
= ntohl(data
[1]);
3069 err
= myri10ge_send_cmd(mgp
, MXGEFW_JOIN_MULTICAST_GROUP
,
3073 printk(KERN_ERR
"myri10ge: %s: Failed "
3074 "MXGEFW_JOIN_MULTICAST_GROUP, error status:"
3075 "%d\t", dev
->name
, err
);
3076 printk(KERN_ERR
"MAC %pM\n", mc_list
->dmi_addr
);
3080 /* Enable multicast filtering */
3081 err
= myri10ge_send_cmd(mgp
, MXGEFW_DISABLE_ALLMULTI
, &cmd
, 1);
3083 printk(KERN_ERR
"myri10ge: %s: Failed MXGEFW_DISABLE_ALLMULTI,"
3084 "error status: %d\n", dev
->name
, err
);
3094 static int myri10ge_set_mac_address(struct net_device
*dev
, void *addr
)
3096 struct sockaddr
*sa
= addr
;
3097 struct myri10ge_priv
*mgp
= netdev_priv(dev
);
3100 if (!is_valid_ether_addr(sa
->sa_data
))
3101 return -EADDRNOTAVAIL
;
3103 status
= myri10ge_update_mac_address(mgp
, sa
->sa_data
);
3106 "myri10ge: %s: changing mac address failed with %d\n",
3111 /* change the dev structure */
3112 memcpy(dev
->dev_addr
, sa
->sa_data
, 6);
3116 static int myri10ge_change_mtu(struct net_device
*dev
, int new_mtu
)
3118 struct myri10ge_priv
*mgp
= netdev_priv(dev
);
3121 if ((new_mtu
< 68) || (ETH_HLEN
+ new_mtu
> MYRI10GE_MAX_ETHER_MTU
)) {
3122 printk(KERN_ERR
"myri10ge: %s: new mtu (%d) is not valid\n",
3123 dev
->name
, new_mtu
);
3126 printk(KERN_INFO
"%s: changing mtu from %d to %d\n",
3127 dev
->name
, dev
->mtu
, new_mtu
);
3129 /* if we change the mtu on an active device, we must
3130 * reset the device so the firmware sees the change */
3131 myri10ge_close(dev
);
3141 * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
3142 * Only do it if the bridge is a root port since we don't want to disturb
3143 * any other device, except if forced with myri10ge_ecrc_enable > 1.
3146 static void myri10ge_enable_ecrc(struct myri10ge_priv
*mgp
)
3148 struct pci_dev
*bridge
= mgp
->pdev
->bus
->self
;
3149 struct device
*dev
= &mgp
->pdev
->dev
;
3156 if (!myri10ge_ecrc_enable
|| !bridge
)
3159 /* check that the bridge is a root port */
3160 cap
= pci_find_capability(bridge
, PCI_CAP_ID_EXP
);
3161 pci_read_config_word(bridge
, cap
+ PCI_CAP_FLAGS
, &val
);
3162 ext_type
= (val
& PCI_EXP_FLAGS_TYPE
) >> 4;
3163 if (ext_type
!= PCI_EXP_TYPE_ROOT_PORT
) {
3164 if (myri10ge_ecrc_enable
> 1) {
3165 struct pci_dev
*prev_bridge
, *old_bridge
= bridge
;
3167 /* Walk the hierarchy up to the root port
3168 * where ECRC has to be enabled */
3170 prev_bridge
= bridge
;
3171 bridge
= bridge
->bus
->self
;
3172 if (!bridge
|| prev_bridge
== bridge
) {
3174 "Failed to find root port"
3175 " to force ECRC\n");
3179 pci_find_capability(bridge
, PCI_CAP_ID_EXP
);
3180 pci_read_config_word(bridge
,
3181 cap
+ PCI_CAP_FLAGS
, &val
);
3182 ext_type
= (val
& PCI_EXP_FLAGS_TYPE
) >> 4;
3183 } while (ext_type
!= PCI_EXP_TYPE_ROOT_PORT
);
3186 "Forcing ECRC on non-root port %s"
3187 " (enabling on root port %s)\n",
3188 pci_name(old_bridge
), pci_name(bridge
));
3191 "Not enabling ECRC on non-root port %s\n",
3197 cap
= pci_find_ext_capability(bridge
, PCI_EXT_CAP_ID_ERR
);
3201 ret
= pci_read_config_dword(bridge
, cap
+ PCI_ERR_CAP
, &err_cap
);
3203 dev_err(dev
, "failed reading ext-conf-space of %s\n",
3205 dev_err(dev
, "\t pci=nommconf in use? "
3206 "or buggy/incomplete/absent ACPI MCFG attr?\n");
3209 if (!(err_cap
& PCI_ERR_CAP_ECRC_GENC
))
3212 err_cap
|= PCI_ERR_CAP_ECRC_GENE
;
3213 pci_write_config_dword(bridge
, cap
+ PCI_ERR_CAP
, err_cap
);
3214 dev_info(dev
, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge
));
3218 * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
3219 * when the PCI-E Completion packets are aligned on an 8-byte
3220 * boundary. Some PCI-E chip sets always align Completion packets; on
3221 * the ones that do not, the alignment can be enforced by enabling
3222 * ECRC generation (if supported).
3224 * When PCI-E Completion packets are not aligned, it is actually more
3225 * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
3227 * If the driver can neither enable ECRC nor verify that it has
3228 * already been enabled, then it must use a firmware image which works
3229 * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
3230 * should also ensure that it never gives the device a Read-DMA which is
3231 * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is
3232 * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
3233 * firmware image, and set tx_boundary to 4KB.
3236 static void myri10ge_firmware_probe(struct myri10ge_priv
*mgp
)
3238 struct pci_dev
*pdev
= mgp
->pdev
;
3239 struct device
*dev
= &pdev
->dev
;
3242 mgp
->tx_boundary
= 4096;
3244 * Verify the max read request size was set to 4KB
3245 * before trying the test with 4KB.
3247 status
= pcie_get_readrq(pdev
);
3249 dev_err(dev
, "Couldn't read max read req size: %d\n", status
);
3252 if (status
!= 4096) {
3253 dev_warn(dev
, "Max Read Request size != 4096 (%d)\n", status
);
3254 mgp
->tx_boundary
= 2048;
3257 * load the optimized firmware (which assumes aligned PCIe
3258 * completions) in order to see if it works on this host.
3260 mgp
->fw_name
= myri10ge_fw_aligned
;
3261 status
= myri10ge_load_firmware(mgp
, 1);
3267 * Enable ECRC if possible
3269 myri10ge_enable_ecrc(mgp
);
3272 * Run a DMA test which watches for unaligned completions and
3273 * aborts on the first one seen.
3276 status
= myri10ge_dma_test(mgp
, MXGEFW_CMD_UNALIGNED_TEST
);
3278 return; /* keep the aligned firmware */
3280 if (status
!= -E2BIG
)
3281 dev_warn(dev
, "DMA test failed: %d\n", status
);
3282 if (status
== -ENOSYS
)
3283 dev_warn(dev
, "Falling back to ethp! "
3284 "Please install up to date fw\n");
3286 /* fall back to using the unaligned firmware */
3287 mgp
->tx_boundary
= 2048;
3288 mgp
->fw_name
= myri10ge_fw_unaligned
;
3292 static void myri10ge_select_firmware(struct myri10ge_priv
*mgp
)
3296 if (myri10ge_force_firmware
== 0) {
3297 int link_width
, exp_cap
;
3300 exp_cap
= pci_find_capability(mgp
->pdev
, PCI_CAP_ID_EXP
);
3301 pci_read_config_word(mgp
->pdev
, exp_cap
+ PCI_EXP_LNKSTA
, &lnk
);
3302 link_width
= (lnk
>> 4) & 0x3f;
3304 /* Check to see if Link is less than 8 or if the
3305 * upstream bridge is known to provide aligned
3307 if (link_width
< 8) {
3308 dev_info(&mgp
->pdev
->dev
, "PCIE x%d Link\n",
3310 mgp
->tx_boundary
= 4096;
3311 mgp
->fw_name
= myri10ge_fw_aligned
;
3313 myri10ge_firmware_probe(mgp
);
3316 if (myri10ge_force_firmware
== 1) {
3317 dev_info(&mgp
->pdev
->dev
,
3318 "Assuming aligned completions (forced)\n");
3319 mgp
->tx_boundary
= 4096;
3320 mgp
->fw_name
= myri10ge_fw_aligned
;
3322 dev_info(&mgp
->pdev
->dev
,
3323 "Assuming unaligned completions (forced)\n");
3324 mgp
->tx_boundary
= 2048;
3325 mgp
->fw_name
= myri10ge_fw_unaligned
;
3328 if (myri10ge_fw_name
!= NULL
) {
3330 mgp
->fw_name
= myri10ge_fw_name
;
3332 if (mgp
->board_number
< MYRI10GE_MAX_BOARDS
&&
3333 myri10ge_fw_names
[mgp
->board_number
] != NULL
&&
3334 strlen(myri10ge_fw_names
[mgp
->board_number
])) {
3335 mgp
->fw_name
= myri10ge_fw_names
[mgp
->board_number
];
3339 dev_info(&mgp
->pdev
->dev
, "overriding firmware to %s\n",
3344 static int myri10ge_suspend(struct pci_dev
*pdev
, pm_message_t state
)
3346 struct myri10ge_priv
*mgp
;
3347 struct net_device
*netdev
;
3349 mgp
= pci_get_drvdata(pdev
);
3354 netif_device_detach(netdev
);
3355 if (netif_running(netdev
)) {
3356 printk(KERN_INFO
"myri10ge: closing %s\n", netdev
->name
);
3358 myri10ge_close(netdev
);
3361 myri10ge_dummy_rdma(mgp
, 0);
3362 pci_save_state(pdev
);
3363 pci_disable_device(pdev
);
3365 return pci_set_power_state(pdev
, pci_choose_state(pdev
, state
));
3368 static int myri10ge_resume(struct pci_dev
*pdev
)
3370 struct myri10ge_priv
*mgp
;
3371 struct net_device
*netdev
;
3375 mgp
= pci_get_drvdata(pdev
);
3379 pci_set_power_state(pdev
, 0); /* zeros conf space as a side effect */
3380 msleep(5); /* give card time to respond */
3381 pci_read_config_word(mgp
->pdev
, PCI_VENDOR_ID
, &vendor
);
3382 if (vendor
== 0xffff) {
3383 printk(KERN_ERR
"myri10ge: %s: device disappeared!\n",
3388 status
= pci_restore_state(pdev
);
3392 status
= pci_enable_device(pdev
);
3394 dev_err(&pdev
->dev
, "failed to enable device\n");
3398 pci_set_master(pdev
);
3400 myri10ge_reset(mgp
);
3401 myri10ge_dummy_rdma(mgp
, 1);
3403 /* Save configuration space to be restored if the
3404 * nic resets due to a parity error */
3405 pci_save_state(pdev
);
3407 if (netif_running(netdev
)) {
3409 status
= myri10ge_open(netdev
);
3412 goto abort_with_enabled
;
3415 netif_device_attach(netdev
);
3420 pci_disable_device(pdev
);
3424 #endif /* CONFIG_PM */
3426 static u32
myri10ge_read_reboot(struct myri10ge_priv
*mgp
)
3428 struct pci_dev
*pdev
= mgp
->pdev
;
3429 int vs
= mgp
->vendor_specific_offset
;
3432 /*enter read32 mode */
3433 pci_write_config_byte(pdev
, vs
+ 0x10, 0x3);
3435 /*read REBOOT_STATUS (0xfffffff0) */
3436 pci_write_config_dword(pdev
, vs
+ 0x18, 0xfffffff0);
3437 pci_read_config_dword(pdev
, vs
+ 0x14, &reboot
);
3442 * This watchdog is used to check whether the board has suffered
3443 * from a parity error and needs to be recovered.
3445 static void myri10ge_watchdog(struct work_struct
*work
)
3447 struct myri10ge_priv
*mgp
=
3448 container_of(work
, struct myri10ge_priv
, watchdog_work
);
3449 struct myri10ge_tx_buf
*tx
;
3451 int status
, rebooted
;
3455 mgp
->watchdog_resets
++;
3456 pci_read_config_word(mgp
->pdev
, PCI_COMMAND
, &cmd
);
3458 if ((cmd
& PCI_COMMAND_MASTER
) == 0) {
3459 /* Bus master DMA disabled? Check to see
3460 * if the card rebooted due to a parity error
3461 * For now, just report it */
3462 reboot
= myri10ge_read_reboot(mgp
);
3464 "myri10ge: %s: NIC rebooted (0x%x),%s resetting\n",
3465 mgp
->dev
->name
, reboot
,
3466 myri10ge_reset_recover
? " " : " not");
3467 if (myri10ge_reset_recover
== 0)
3472 myri10ge_close(mgp
->dev
);
3473 myri10ge_reset_recover
--;
3476 * A rebooted nic will come back with config space as
3477 * it was after power was applied to PCIe bus.
3478 * Attempt to restore config space which was saved
3479 * when the driver was loaded, or the last time the
3480 * nic was resumed from power saving mode.
3482 pci_restore_state(mgp
->pdev
);
3484 /* save state again for accounting reasons */
3485 pci_save_state(mgp
->pdev
);
3488 /* if we get back -1's from our slot, perhaps somebody
3489 * powered off our card. Don't try to reset it in
3491 if (cmd
== 0xffff) {
3492 pci_read_config_word(mgp
->pdev
, PCI_VENDOR_ID
, &vendor
);
3493 if (vendor
== 0xffff) {
3495 "myri10ge: %s: device disappeared!\n",
3500 /* Perhaps it is a software error. Try to reset */
3502 printk(KERN_ERR
"myri10ge: %s: device timeout, resetting\n",
3504 for (i
= 0; i
< mgp
->num_slices
; i
++) {
3505 tx
= &mgp
->ss
[i
].tx
;
3507 "myri10ge: %s: (%d): %d %d %d %d %d %d\n",
3508 mgp
->dev
->name
, i
, tx
->queue_active
, tx
->req
,
3509 tx
->done
, tx
->pkt_start
, tx
->pkt_done
,
3510 (int)ntohl(mgp
->ss
[i
].fw_stats
->
3514 "myri10ge: %s: (%d): %d %d %d %d %d %d\n",
3515 mgp
->dev
->name
, i
, tx
->queue_active
, tx
->req
,
3516 tx
->done
, tx
->pkt_start
, tx
->pkt_done
,
3517 (int)ntohl(mgp
->ss
[i
].fw_stats
->
3524 myri10ge_close(mgp
->dev
);
3526 status
= myri10ge_load_firmware(mgp
, 1);
3528 printk(KERN_ERR
"myri10ge: %s: failed to load firmware\n",
3531 myri10ge_open(mgp
->dev
);
3536 * We use our own timer routine rather than relying upon
3537 * netdev->tx_timeout because we have a very large hardware transmit
3538 * queue. Due to the large queue, the netdev->tx_timeout function
3539 * cannot detect a NIC with a parity error in a timely fashion if the
3540 * NIC is lightly loaded.
3542 static void myri10ge_watchdog_timer(unsigned long arg
)
3544 struct myri10ge_priv
*mgp
;
3545 struct myri10ge_slice_state
*ss
;
3546 int i
, reset_needed
, busy_slice_cnt
;
3550 mgp
= (struct myri10ge_priv
*)arg
;
3552 rx_pause_cnt
= ntohl(mgp
->ss
[0].fw_stats
->dropped_pause
);
3554 for (i
= 0, reset_needed
= 0;
3555 i
< mgp
->num_slices
&& reset_needed
== 0; ++i
) {
3558 if (ss
->rx_small
.watchdog_needed
) {
3559 myri10ge_alloc_rx_pages(mgp
, &ss
->rx_small
,
3560 mgp
->small_bytes
+ MXGEFW_PAD
,
3562 if (ss
->rx_small
.fill_cnt
- ss
->rx_small
.cnt
>=
3563 myri10ge_fill_thresh
)
3564 ss
->rx_small
.watchdog_needed
= 0;
3566 if (ss
->rx_big
.watchdog_needed
) {
3567 myri10ge_alloc_rx_pages(mgp
, &ss
->rx_big
,
3569 if (ss
->rx_big
.fill_cnt
- ss
->rx_big
.cnt
>=
3570 myri10ge_fill_thresh
)
3571 ss
->rx_big
.watchdog_needed
= 0;
3574 if (ss
->tx
.req
!= ss
->tx
.done
&&
3575 ss
->tx
.done
== ss
->watchdog_tx_done
&&
3576 ss
->watchdog_tx_req
!= ss
->watchdog_tx_done
) {
3577 /* nic seems like it might be stuck.. */
3578 if (rx_pause_cnt
!= mgp
->watchdog_pause
) {
3579 if (net_ratelimit())
3581 "myri10ge %s slice %d:"
3582 "TX paused, check link partner\n",
3586 "myri10ge %s slice %d stuck:",
3591 if (ss
->watchdog_tx_done
!= ss
->tx
.done
||
3592 ss
->watchdog_rx_done
!= ss
->rx_done
.cnt
) {
3595 ss
->watchdog_tx_done
= ss
->tx
.done
;
3596 ss
->watchdog_tx_req
= ss
->tx
.req
;
3597 ss
->watchdog_rx_done
= ss
->rx_done
.cnt
;
3599 /* if we've sent or received no traffic, poll the NIC to
3600 * ensure it is still there. Otherwise, we risk not noticing
3601 * an error in a timely fashion */
3602 if (busy_slice_cnt
== 0) {
3603 pci_read_config_word(mgp
->pdev
, PCI_COMMAND
, &cmd
);
3604 if ((cmd
& PCI_COMMAND_MASTER
) == 0) {
3608 mgp
->watchdog_pause
= rx_pause_cnt
;
3611 schedule_work(&mgp
->watchdog_work
);
3614 mod_timer(&mgp
->watchdog_timer
,
3615 jiffies
+ myri10ge_watchdog_timeout
* HZ
);
3619 static void myri10ge_free_slices(struct myri10ge_priv
*mgp
)
3621 struct myri10ge_slice_state
*ss
;
3622 struct pci_dev
*pdev
= mgp
->pdev
;
3626 if (mgp
->ss
== NULL
)
3629 for (i
= 0; i
< mgp
->num_slices
; i
++) {
3631 if (ss
->rx_done
.entry
!= NULL
) {
3632 bytes
= mgp
->max_intr_slots
*
3633 sizeof(*ss
->rx_done
.entry
);
3634 dma_free_coherent(&pdev
->dev
, bytes
,
3635 ss
->rx_done
.entry
, ss
->rx_done
.bus
);
3636 ss
->rx_done
.entry
= NULL
;
3638 if (ss
->fw_stats
!= NULL
) {
3639 bytes
= sizeof(*ss
->fw_stats
);
3640 dma_free_coherent(&pdev
->dev
, bytes
,
3641 ss
->fw_stats
, ss
->fw_stats_bus
);
3642 ss
->fw_stats
= NULL
;
3649 static int myri10ge_alloc_slices(struct myri10ge_priv
*mgp
)
3651 struct myri10ge_slice_state
*ss
;
3652 struct pci_dev
*pdev
= mgp
->pdev
;
3656 bytes
= sizeof(*mgp
->ss
) * mgp
->num_slices
;
3657 mgp
->ss
= kzalloc(bytes
, GFP_KERNEL
);
3658 if (mgp
->ss
== NULL
) {
3662 for (i
= 0; i
< mgp
->num_slices
; i
++) {
3664 bytes
= mgp
->max_intr_slots
* sizeof(*ss
->rx_done
.entry
);
3665 ss
->rx_done
.entry
= dma_alloc_coherent(&pdev
->dev
, bytes
,
3668 if (ss
->rx_done
.entry
== NULL
)
3670 memset(ss
->rx_done
.entry
, 0, bytes
);
3671 bytes
= sizeof(*ss
->fw_stats
);
3672 ss
->fw_stats
= dma_alloc_coherent(&pdev
->dev
, bytes
,
3675 if (ss
->fw_stats
== NULL
)
3679 netif_napi_add(ss
->dev
, &ss
->napi
, myri10ge_poll
,
3680 myri10ge_napi_weight
);
3684 myri10ge_free_slices(mgp
);
3689 * This function determines the number of slices supported.
3690 * The number slices is the minumum of the number of CPUS,
3691 * the number of MSI-X irqs supported, the number of slices
3692 * supported by the firmware
3694 static void myri10ge_probe_slices(struct myri10ge_priv
*mgp
)
3696 struct myri10ge_cmd cmd
;
3697 struct pci_dev
*pdev
= mgp
->pdev
;
3699 int i
, status
, ncpus
, msix_cap
;
3701 mgp
->num_slices
= 1;
3702 msix_cap
= pci_find_capability(pdev
, PCI_CAP_ID_MSIX
);
3703 ncpus
= num_online_cpus();
3705 if (myri10ge_max_slices
== 1 || msix_cap
== 0 ||
3706 (myri10ge_max_slices
== -1 && ncpus
< 2))
3709 /* try to load the slice aware rss firmware */
3710 old_fw
= mgp
->fw_name
;
3711 if (myri10ge_fw_name
!= NULL
) {
3712 dev_info(&mgp
->pdev
->dev
, "overriding rss firmware to %s\n",
3714 mgp
->fw_name
= myri10ge_fw_name
;
3715 } else if (old_fw
== myri10ge_fw_aligned
)
3716 mgp
->fw_name
= myri10ge_fw_rss_aligned
;
3718 mgp
->fw_name
= myri10ge_fw_rss_unaligned
;
3719 status
= myri10ge_load_firmware(mgp
, 0);
3721 dev_info(&pdev
->dev
, "Rss firmware not found\n");
3725 /* hit the board with a reset to ensure it is alive */
3726 memset(&cmd
, 0, sizeof(cmd
));
3727 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_RESET
, &cmd
, 0);
3729 dev_err(&mgp
->pdev
->dev
, "failed reset\n");
3734 mgp
->max_intr_slots
= cmd
.data0
/ sizeof(struct mcp_slot
);
3736 /* tell it the size of the interrupt queues */
3737 cmd
.data0
= mgp
->max_intr_slots
* sizeof(struct mcp_slot
);
3738 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_SET_INTRQ_SIZE
, &cmd
, 0);
3740 dev_err(&mgp
->pdev
->dev
, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
3744 /* ask the maximum number of slices it supports */
3745 status
= myri10ge_send_cmd(mgp
, MXGEFW_CMD_GET_MAX_RSS_QUEUES
, &cmd
, 0);
3749 mgp
->num_slices
= cmd
.data0
;
3751 /* Only allow multiple slices if MSI-X is usable */
3752 if (!myri10ge_msi
) {
3756 /* if the admin did not specify a limit to how many
3757 * slices we should use, cap it automatically to the
3758 * number of CPUs currently online */
3759 if (myri10ge_max_slices
== -1)
3760 myri10ge_max_slices
= ncpus
;
3762 if (mgp
->num_slices
> myri10ge_max_slices
)
3763 mgp
->num_slices
= myri10ge_max_slices
;
3765 /* Now try to allocate as many MSI-X vectors as we have
3766 * slices. We give up on MSI-X if we can only get a single
3769 mgp
->msix_vectors
= kzalloc(mgp
->num_slices
*
3770 sizeof(*mgp
->msix_vectors
), GFP_KERNEL
);
3771 if (mgp
->msix_vectors
== NULL
)
3773 for (i
= 0; i
< mgp
->num_slices
; i
++) {
3774 mgp
->msix_vectors
[i
].entry
= i
;
3777 while (mgp
->num_slices
> 1) {
3778 /* make sure it is a power of two */
3779 while (!is_power_of_2(mgp
->num_slices
))
3781 if (mgp
->num_slices
== 1)
3783 status
= pci_enable_msix(pdev
, mgp
->msix_vectors
,
3786 pci_disable_msix(pdev
);
3790 mgp
->num_slices
= status
;
3796 if (mgp
->msix_vectors
!= NULL
) {
3797 kfree(mgp
->msix_vectors
);
3798 mgp
->msix_vectors
= NULL
;
3802 mgp
->num_slices
= 1;
3803 mgp
->fw_name
= old_fw
;
3804 myri10ge_load_firmware(mgp
, 0);
3807 static const struct net_device_ops myri10ge_netdev_ops
= {
3808 .ndo_open
= myri10ge_open
,
3809 .ndo_stop
= myri10ge_close
,
3810 .ndo_start_xmit
= myri10ge_xmit
,
3811 .ndo_get_stats
= myri10ge_get_stats
,
3812 .ndo_validate_addr
= eth_validate_addr
,
3813 .ndo_change_mtu
= myri10ge_change_mtu
,
3814 .ndo_set_multicast_list
= myri10ge_set_multicast_list
,
3815 .ndo_set_mac_address
= myri10ge_set_mac_address
,
3818 static int myri10ge_probe(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
3820 struct net_device
*netdev
;
3821 struct myri10ge_priv
*mgp
;
3822 struct device
*dev
= &pdev
->dev
;
3824 int status
= -ENXIO
;
3826 unsigned hdr_offset
, ss_offset
;
3827 static int board_number
;
3829 netdev
= alloc_etherdev_mq(sizeof(*mgp
), MYRI10GE_MAX_SLICES
);
3830 if (netdev
== NULL
) {
3831 dev_err(dev
, "Could not allocate ethernet device\n");
3835 SET_NETDEV_DEV(netdev
, &pdev
->dev
);
3837 mgp
= netdev_priv(netdev
);
3840 mgp
->csum_flag
= MXGEFW_FLAGS_CKSUM
;
3841 mgp
->pause
= myri10ge_flow_control
;
3842 mgp
->intr_coal_delay
= myri10ge_intr_coal_delay
;
3843 mgp
->msg_enable
= netif_msg_init(myri10ge_debug
, MYRI10GE_MSG_DEFAULT
);
3844 mgp
->board_number
= board_number
;
3845 init_waitqueue_head(&mgp
->down_wq
);
3847 if (pci_enable_device(pdev
)) {
3848 dev_err(&pdev
->dev
, "pci_enable_device call failed\n");
3850 goto abort_with_netdev
;
3853 /* Find the vendor-specific cap so we can check
3854 * the reboot register later on */
3855 mgp
->vendor_specific_offset
3856 = pci_find_capability(pdev
, PCI_CAP_ID_VNDR
);
3858 /* Set our max read request to 4KB */
3859 status
= pcie_set_readrq(pdev
, 4096);
3861 dev_err(&pdev
->dev
, "Error %d writing PCI_EXP_DEVCTL\n",
3863 goto abort_with_enabled
;
3866 pci_set_master(pdev
);
3868 status
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(64));
3872 "64-bit pci address mask was refused, "
3874 status
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(32));
3877 dev_err(&pdev
->dev
, "Error %d setting DMA mask\n", status
);
3878 goto abort_with_enabled
;
3880 (void)pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(64));
3881 mgp
->cmd
= dma_alloc_coherent(&pdev
->dev
, sizeof(*mgp
->cmd
),
3882 &mgp
->cmd_bus
, GFP_KERNEL
);
3883 if (mgp
->cmd
== NULL
)
3884 goto abort_with_enabled
;
3886 mgp
->board_span
= pci_resource_len(pdev
, 0);
3887 mgp
->iomem_base
= pci_resource_start(pdev
, 0);
3889 mgp
->wc_enabled
= 0;
3891 mgp
->mtrr
= mtrr_add(mgp
->iomem_base
, mgp
->board_span
,
3892 MTRR_TYPE_WRCOMB
, 1);
3894 mgp
->wc_enabled
= 1;
3896 mgp
->sram
= ioremap_wc(mgp
->iomem_base
, mgp
->board_span
);
3897 if (mgp
->sram
== NULL
) {
3898 dev_err(&pdev
->dev
, "ioremap failed for %ld bytes at 0x%lx\n",
3899 mgp
->board_span
, mgp
->iomem_base
);
3901 goto abort_with_mtrr
;
3904 ntohl(__raw_readl(mgp
->sram
+ MCP_HEADER_PTR_OFFSET
)) & 0xffffc;
3905 ss_offset
= hdr_offset
+ offsetof(struct mcp_gen_header
, string_specs
);
3906 mgp
->sram_size
= ntohl(__raw_readl(mgp
->sram
+ ss_offset
));
3907 if (mgp
->sram_size
> mgp
->board_span
||
3908 mgp
->sram_size
<= MYRI10GE_FW_OFFSET
) {
3910 "invalid sram_size %dB or board span %ldB\n",
3911 mgp
->sram_size
, mgp
->board_span
);
3912 goto abort_with_ioremap
;
3914 memcpy_fromio(mgp
->eeprom_strings
,
3915 mgp
->sram
+ mgp
->sram_size
, MYRI10GE_EEPROM_STRINGS_SIZE
);
3916 memset(mgp
->eeprom_strings
+ MYRI10GE_EEPROM_STRINGS_SIZE
- 2, 0, 2);
3917 status
= myri10ge_read_mac_addr(mgp
);
3919 goto abort_with_ioremap
;
3921 for (i
= 0; i
< ETH_ALEN
; i
++)
3922 netdev
->dev_addr
[i
] = mgp
->mac_addr
[i
];
3924 myri10ge_select_firmware(mgp
);
3926 status
= myri10ge_load_firmware(mgp
, 1);
3928 dev_err(&pdev
->dev
, "failed to load firmware\n");
3929 goto abort_with_ioremap
;
3931 myri10ge_probe_slices(mgp
);
3932 status
= myri10ge_alloc_slices(mgp
);
3934 dev_err(&pdev
->dev
, "failed to alloc slice state\n");
3935 goto abort_with_firmware
;
3937 netdev
->real_num_tx_queues
= mgp
->num_slices
;
3938 status
= myri10ge_reset(mgp
);
3940 dev_err(&pdev
->dev
, "failed reset\n");
3941 goto abort_with_slices
;
3943 #ifdef CONFIG_MYRI10GE_DCA
3944 myri10ge_setup_dca(mgp
);
3946 pci_set_drvdata(pdev
, mgp
);
3947 if ((myri10ge_initial_mtu
+ ETH_HLEN
) > MYRI10GE_MAX_ETHER_MTU
)
3948 myri10ge_initial_mtu
= MYRI10GE_MAX_ETHER_MTU
- ETH_HLEN
;
3949 if ((myri10ge_initial_mtu
+ ETH_HLEN
) < 68)
3950 myri10ge_initial_mtu
= 68;
3952 netdev
->netdev_ops
= &myri10ge_netdev_ops
;
3953 netdev
->mtu
= myri10ge_initial_mtu
;
3954 netdev
->base_addr
= mgp
->iomem_base
;
3955 netdev
->features
= mgp
->features
;
3958 netdev
->features
|= NETIF_F_HIGHDMA
;
3959 netdev
->features
|= NETIF_F_LRO
;
3961 netdev
->vlan_features
|= mgp
->features
;
3962 if (mgp
->fw_ver_tiny
< 37)
3963 netdev
->vlan_features
&= ~NETIF_F_TSO6
;
3964 if (mgp
->fw_ver_tiny
< 32)
3965 netdev
->vlan_features
&= ~NETIF_F_TSO
;
3967 /* make sure we can get an irq, and that MSI can be
3968 * setup (if available). Also ensure netdev->irq
3969 * is set to correct value if MSI is enabled */
3970 status
= myri10ge_request_irq(mgp
);
3972 goto abort_with_firmware
;
3973 netdev
->irq
= pdev
->irq
;
3974 myri10ge_free_irq(mgp
);
3976 /* Save configuration space to be restored if the
3977 * nic resets due to a parity error */
3978 pci_save_state(pdev
);
3980 /* Setup the watchdog timer */
3981 setup_timer(&mgp
->watchdog_timer
, myri10ge_watchdog_timer
,
3982 (unsigned long)mgp
);
3984 spin_lock_init(&mgp
->stats_lock
);
3985 SET_ETHTOOL_OPS(netdev
, &myri10ge_ethtool_ops
);
3986 INIT_WORK(&mgp
->watchdog_work
, myri10ge_watchdog
);
3987 status
= register_netdev(netdev
);
3989 dev_err(&pdev
->dev
, "register_netdev failed: %d\n", status
);
3990 goto abort_with_state
;
3992 if (mgp
->msix_enabled
)
3993 dev_info(dev
, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
3994 mgp
->num_slices
, mgp
->tx_boundary
, mgp
->fw_name
,
3995 (mgp
->wc_enabled
? "Enabled" : "Disabled"));
3997 dev_info(dev
, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
3998 mgp
->msi_enabled
? "MSI" : "xPIC",
3999 netdev
->irq
, mgp
->tx_boundary
, mgp
->fw_name
,
4000 (mgp
->wc_enabled
? "Enabled" : "Disabled"));
4006 pci_restore_state(pdev
);
4009 myri10ge_free_slices(mgp
);
4011 abort_with_firmware
:
4012 myri10ge_dummy_rdma(mgp
, 0);
4015 if (mgp
->mac_addr_string
!= NULL
)
4017 "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
4018 mgp
->mac_addr_string
, mgp
->serial_number
);
4024 mtrr_del(mgp
->mtrr
, mgp
->iomem_base
, mgp
->board_span
);
4026 dma_free_coherent(&pdev
->dev
, sizeof(*mgp
->cmd
),
4027 mgp
->cmd
, mgp
->cmd_bus
);
4030 pci_disable_device(pdev
);
4033 free_netdev(netdev
);
4040 * Does what is necessary to shutdown one Myrinet device. Called
4041 * once for each Myrinet card by the kernel when a module is
4044 static void myri10ge_remove(struct pci_dev
*pdev
)
4046 struct myri10ge_priv
*mgp
;
4047 struct net_device
*netdev
;
4049 mgp
= pci_get_drvdata(pdev
);
4053 flush_scheduled_work();
4055 unregister_netdev(netdev
);
4057 #ifdef CONFIG_MYRI10GE_DCA
4058 myri10ge_teardown_dca(mgp
);
4060 myri10ge_dummy_rdma(mgp
, 0);
4062 /* avoid a memory leak */
4063 pci_restore_state(pdev
);
4069 mtrr_del(mgp
->mtrr
, mgp
->iomem_base
, mgp
->board_span
);
4071 myri10ge_free_slices(mgp
);
4072 if (mgp
->msix_vectors
!= NULL
)
4073 kfree(mgp
->msix_vectors
);
4074 dma_free_coherent(&pdev
->dev
, sizeof(*mgp
->cmd
),
4075 mgp
->cmd
, mgp
->cmd_bus
);
4077 free_netdev(netdev
);
4078 pci_disable_device(pdev
);
4079 pci_set_drvdata(pdev
, NULL
);
4082 #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
4083 #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
4085 static struct pci_device_id myri10ge_pci_tbl
[] = {
4086 {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM
, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E
)},
4088 (PCI_VENDOR_ID_MYRICOM
, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9
)},
4092 MODULE_DEVICE_TABLE(pci
, myri10ge_pci_tbl
);
4094 static struct pci_driver myri10ge_driver
= {
4096 .probe
= myri10ge_probe
,
4097 .remove
= myri10ge_remove
,
4098 .id_table
= myri10ge_pci_tbl
,
4100 .suspend
= myri10ge_suspend
,
4101 .resume
= myri10ge_resume
,
4105 #ifdef CONFIG_MYRI10GE_DCA
4107 myri10ge_notify_dca(struct notifier_block
*nb
, unsigned long event
, void *p
)
4109 int err
= driver_for_each_device(&myri10ge_driver
.driver
,
4111 myri10ge_notify_dca_device
);
4118 static struct notifier_block myri10ge_dca_notifier
= {
4119 .notifier_call
= myri10ge_notify_dca
,
4123 #endif /* CONFIG_MYRI10GE_DCA */
4125 static __init
int myri10ge_init_module(void)
4127 printk(KERN_INFO
"%s: Version %s\n", myri10ge_driver
.name
,
4128 MYRI10GE_VERSION_STR
);
4130 if (myri10ge_rss_hash
> MXGEFW_RSS_HASH_TYPE_MAX
) {
4132 "%s: Illegal rssh hash type %d, defaulting to source port\n",
4133 myri10ge_driver
.name
, myri10ge_rss_hash
);
4134 myri10ge_rss_hash
= MXGEFW_RSS_HASH_TYPE_SRC_PORT
;
4136 #ifdef CONFIG_MYRI10GE_DCA
4137 dca_register_notify(&myri10ge_dca_notifier
);
4139 if (myri10ge_max_slices
> MYRI10GE_MAX_SLICES
)
4140 myri10ge_max_slices
= MYRI10GE_MAX_SLICES
;
4142 return pci_register_driver(&myri10ge_driver
);
4145 module_init(myri10ge_init_module
);
4147 static __exit
void myri10ge_cleanup_module(void)
4149 #ifdef CONFIG_MYRI10GE_DCA
4150 dca_unregister_notify(&myri10ge_dca_notifier
);
4152 pci_unregister_driver(&myri10ge_driver
);
4155 module_exit(myri10ge_cleanup_module
);