1 /****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
4 * Copyright 2006-2008 Solarflare Communications Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
11 #include <linux/delay.h>
12 #include "net_driver.h"
15 #include "falcon_hwdefs.h"
16 #include "falcon_io.h"
21 #include "workarounds.h"
23 /**************************************************************************
27 *************************************************************************/
29 /* Configure the XAUI driver that is an output from Falcon */
30 static void falcon_setup_xaui(struct efx_nic
*efx
)
32 efx_oword_t sdctl
, txdrv
;
34 /* Move the XAUI into low power, unless there is no PHY, in
35 * which case the XAUI will have to drive a cable. */
36 if (efx
->phy_type
== PHY_TYPE_NONE
)
39 falcon_read(efx
, &sdctl
, XX_SD_CTL_REG
);
40 EFX_SET_OWORD_FIELD(sdctl
, XX_HIDRVD
, XX_SD_CTL_DRV_DEFAULT
);
41 EFX_SET_OWORD_FIELD(sdctl
, XX_LODRVD
, XX_SD_CTL_DRV_DEFAULT
);
42 EFX_SET_OWORD_FIELD(sdctl
, XX_HIDRVC
, XX_SD_CTL_DRV_DEFAULT
);
43 EFX_SET_OWORD_FIELD(sdctl
, XX_LODRVC
, XX_SD_CTL_DRV_DEFAULT
);
44 EFX_SET_OWORD_FIELD(sdctl
, XX_HIDRVB
, XX_SD_CTL_DRV_DEFAULT
);
45 EFX_SET_OWORD_FIELD(sdctl
, XX_LODRVB
, XX_SD_CTL_DRV_DEFAULT
);
46 EFX_SET_OWORD_FIELD(sdctl
, XX_HIDRVA
, XX_SD_CTL_DRV_DEFAULT
);
47 EFX_SET_OWORD_FIELD(sdctl
, XX_LODRVA
, XX_SD_CTL_DRV_DEFAULT
);
48 falcon_write(efx
, &sdctl
, XX_SD_CTL_REG
);
50 EFX_POPULATE_OWORD_8(txdrv
,
51 XX_DEQD
, XX_TXDRV_DEQ_DEFAULT
,
52 XX_DEQC
, XX_TXDRV_DEQ_DEFAULT
,
53 XX_DEQB
, XX_TXDRV_DEQ_DEFAULT
,
54 XX_DEQA
, XX_TXDRV_DEQ_DEFAULT
,
55 XX_DTXD
, XX_TXDRV_DTX_DEFAULT
,
56 XX_DTXC
, XX_TXDRV_DTX_DEFAULT
,
57 XX_DTXB
, XX_TXDRV_DTX_DEFAULT
,
58 XX_DTXA
, XX_TXDRV_DTX_DEFAULT
);
59 falcon_write(efx
, &txdrv
, XX_TXDRV_CTL_REG
);
62 int falcon_reset_xaui(struct efx_nic
*efx
)
67 /* Start reset sequence */
68 EFX_POPULATE_DWORD_1(reg
, XX_RST_XX_EN
, 1);
69 falcon_write(efx
, ®
, XX_PWR_RST_REG
);
71 /* Wait up to 10 ms for completion, then reinitialise */
72 for (count
= 0; count
< 1000; count
++) {
73 falcon_read(efx
, ®
, XX_PWR_RST_REG
);
74 if (EFX_OWORD_FIELD(reg
, XX_RST_XX_EN
) == 0 &&
75 EFX_OWORD_FIELD(reg
, XX_SD_RST_ACT
) == 0) {
76 falcon_setup_xaui(efx
);
81 EFX_ERR(efx
, "timed out waiting for XAUI/XGXS reset\n");
85 static void falcon_mask_status_intr(struct efx_nic
*efx
, bool enable
)
89 if ((falcon_rev(efx
) != FALCON_REV_B0
) || LOOPBACK_INTERNAL(efx
))
92 /* We expect xgmii faults if the wireside link is up */
93 if (!EFX_WORKAROUND_5147(efx
) || !efx
->link_up
)
96 /* We can only use this interrupt to signal the negative edge of
97 * xaui_align [we have to poll the positive edge]. */
103 falcon_read(efx
, ®
, XM_MGT_INT_REG_B0
);
105 EFX_POPULATE_OWORD_2(reg
,
106 XM_MSK_RMTFLT
, !enable
,
107 XM_MSK_LCLFLT
, !enable
);
108 falcon_write(efx
, ®
, XM_MGT_INT_MSK_REG_B0
);
111 /* Get status of XAUI link */
112 bool falcon_xaui_link_ok(struct efx_nic
*efx
)
115 bool align_done
, link_ok
= false;
118 if (LOOPBACK_INTERNAL(efx
))
121 /* Read link status */
122 falcon_read(efx
, ®
, XX_CORE_STAT_REG
);
124 align_done
= EFX_OWORD_FIELD(reg
, XX_ALIGN_DONE
);
125 sync_status
= EFX_OWORD_FIELD(reg
, XX_SYNC_STAT
);
126 if (align_done
&& (sync_status
== XX_SYNC_STAT_DECODE_SYNCED
))
129 /* Clear link status ready for next read */
130 EFX_SET_OWORD_FIELD(reg
, XX_COMMA_DET
, XX_COMMA_DET_RESET
);
131 EFX_SET_OWORD_FIELD(reg
, XX_CHARERR
, XX_CHARERR_RESET
);
132 EFX_SET_OWORD_FIELD(reg
, XX_DISPERR
, XX_DISPERR_RESET
);
133 falcon_write(efx
, ®
, XX_CORE_STAT_REG
);
135 /* If the link is up, then check the phy side of the xaui link */
136 if (efx
->link_up
&& link_ok
)
137 if (efx
->phy_op
->mmds
& (1 << MDIO_MMD_PHYXS
))
138 link_ok
= efx_mdio_phyxgxs_lane_sync(efx
);
143 static void falcon_reconfigure_xmac_core(struct efx_nic
*efx
)
145 unsigned int max_frame_len
;
147 bool rx_fc
= !!(efx
->link_fc
& EFX_FC_RX
);
149 /* Configure MAC - cut-thru mode is hard wired on */
150 EFX_POPULATE_DWORD_3(reg
,
154 falcon_write(efx
, ®
, XM_GLB_CFG_REG
);
157 EFX_POPULATE_DWORD_6(reg
,
164 falcon_write(efx
, ®
, XM_TX_CFG_REG
);
167 EFX_POPULATE_DWORD_5(reg
,
170 XM_ACPT_ALL_MCAST
, 1,
171 XM_ACPT_ALL_UCAST
, efx
->promiscuous
,
173 falcon_write(efx
, ®
, XM_RX_CFG_REG
);
175 /* Set frame length */
176 max_frame_len
= EFX_MAX_FRAME_LEN(efx
->net_dev
->mtu
);
177 EFX_POPULATE_DWORD_1(reg
, XM_MAX_RX_FRM_SIZE
, max_frame_len
);
178 falcon_write(efx
, ®
, XM_RX_PARAM_REG
);
179 EFX_POPULATE_DWORD_2(reg
,
180 XM_MAX_TX_FRM_SIZE
, max_frame_len
,
181 XM_TX_JUMBO_MODE
, 1);
182 falcon_write(efx
, ®
, XM_TX_PARAM_REG
);
184 EFX_POPULATE_DWORD_2(reg
,
185 XM_PAUSE_TIME
, 0xfffe, /* MAX PAUSE TIME */
186 XM_DIS_FCNTL
, !rx_fc
);
187 falcon_write(efx
, ®
, XM_FC_REG
);
189 /* Set MAC address */
190 EFX_POPULATE_DWORD_4(reg
,
191 XM_ADR_0
, efx
->net_dev
->dev_addr
[0],
192 XM_ADR_1
, efx
->net_dev
->dev_addr
[1],
193 XM_ADR_2
, efx
->net_dev
->dev_addr
[2],
194 XM_ADR_3
, efx
->net_dev
->dev_addr
[3]);
195 falcon_write(efx
, ®
, XM_ADR_LO_REG
);
196 EFX_POPULATE_DWORD_2(reg
,
197 XM_ADR_4
, efx
->net_dev
->dev_addr
[4],
198 XM_ADR_5
, efx
->net_dev
->dev_addr
[5]);
199 falcon_write(efx
, ®
, XM_ADR_HI_REG
);
202 static void falcon_reconfigure_xgxs_core(struct efx_nic
*efx
)
205 bool xgxs_loopback
= (efx
->loopback_mode
== LOOPBACK_XGXS
);
206 bool xaui_loopback
= (efx
->loopback_mode
== LOOPBACK_XAUI
);
207 bool xgmii_loopback
= (efx
->loopback_mode
== LOOPBACK_XGMII
);
209 /* XGXS block is flaky and will need to be reset if moving
210 * into our out of XGMII, XGXS or XAUI loopbacks. */
211 if (EFX_WORKAROUND_5147(efx
)) {
212 bool old_xgmii_loopback
, old_xgxs_loopback
, old_xaui_loopback
;
215 falcon_read(efx
, ®
, XX_CORE_STAT_REG
);
216 old_xgxs_loopback
= EFX_OWORD_FIELD(reg
, XX_XGXS_LB_EN
);
217 old_xgmii_loopback
= EFX_OWORD_FIELD(reg
, XX_XGMII_LB_EN
);
219 falcon_read(efx
, ®
, XX_SD_CTL_REG
);
220 old_xaui_loopback
= EFX_OWORD_FIELD(reg
, XX_LPBKA
);
222 /* The PHY driver may have turned XAUI off */
223 reset_xgxs
= ((xgxs_loopback
!= old_xgxs_loopback
) ||
224 (xaui_loopback
!= old_xaui_loopback
) ||
225 (xgmii_loopback
!= old_xgmii_loopback
));
228 falcon_reset_xaui(efx
);
231 falcon_read(efx
, ®
, XX_CORE_STAT_REG
);
232 EFX_SET_OWORD_FIELD(reg
, XX_FORCE_SIG
,
233 (xgxs_loopback
|| xaui_loopback
) ?
234 XX_FORCE_SIG_DECODE_FORCED
: 0);
235 EFX_SET_OWORD_FIELD(reg
, XX_XGXS_LB_EN
, xgxs_loopback
);
236 EFX_SET_OWORD_FIELD(reg
, XX_XGMII_LB_EN
, xgmii_loopback
);
237 falcon_write(efx
, ®
, XX_CORE_STAT_REG
);
239 falcon_read(efx
, ®
, XX_SD_CTL_REG
);
240 EFX_SET_OWORD_FIELD(reg
, XX_LPBKD
, xaui_loopback
);
241 EFX_SET_OWORD_FIELD(reg
, XX_LPBKC
, xaui_loopback
);
242 EFX_SET_OWORD_FIELD(reg
, XX_LPBKB
, xaui_loopback
);
243 EFX_SET_OWORD_FIELD(reg
, XX_LPBKA
, xaui_loopback
);
244 falcon_write(efx
, ®
, XX_SD_CTL_REG
);
248 /* Try and bring the Falcon side of the Falcon-Phy XAUI link fails
249 * to come back up. Bash it until it comes back up */
250 static void falcon_check_xaui_link_up(struct efx_nic
*efx
, int tries
)
252 efx
->mac_up
= falcon_xaui_link_ok(efx
);
254 if ((efx
->loopback_mode
== LOOPBACK_NETWORK
) ||
255 efx_phy_mode_disabled(efx
->phy_mode
))
256 /* XAUI link is expected to be down */
259 while (!efx
->mac_up
&& tries
) {
260 EFX_LOG(efx
, "bashing xaui\n");
261 falcon_reset_xaui(efx
);
264 efx
->mac_up
= falcon_xaui_link_ok(efx
);
269 static void falcon_reconfigure_xmac(struct efx_nic
*efx
)
271 falcon_mask_status_intr(efx
, false);
273 falcon_reconfigure_xgxs_core(efx
);
274 falcon_reconfigure_xmac_core(efx
);
276 falcon_reconfigure_mac_wrapper(efx
);
278 falcon_check_xaui_link_up(efx
, 5);
279 falcon_mask_status_intr(efx
, true);
282 static void falcon_update_stats_xmac(struct efx_nic
*efx
)
284 struct efx_mac_stats
*mac_stats
= &efx
->mac_stats
;
287 rc
= falcon_dma_stats(efx
, XgDmaDone_offset
);
291 /* Update MAC stats from DMAed values */
292 FALCON_STAT(efx
, XgRxOctets
, rx_bytes
);
293 FALCON_STAT(efx
, XgRxOctetsOK
, rx_good_bytes
);
294 FALCON_STAT(efx
, XgRxPkts
, rx_packets
);
295 FALCON_STAT(efx
, XgRxPktsOK
, rx_good
);
296 FALCON_STAT(efx
, XgRxBroadcastPkts
, rx_broadcast
);
297 FALCON_STAT(efx
, XgRxMulticastPkts
, rx_multicast
);
298 FALCON_STAT(efx
, XgRxUnicastPkts
, rx_unicast
);
299 FALCON_STAT(efx
, XgRxUndersizePkts
, rx_lt64
);
300 FALCON_STAT(efx
, XgRxOversizePkts
, rx_gtjumbo
);
301 FALCON_STAT(efx
, XgRxJabberPkts
, rx_bad_gtjumbo
);
302 FALCON_STAT(efx
, XgRxUndersizeFCSerrorPkts
, rx_bad_lt64
);
303 FALCON_STAT(efx
, XgRxDropEvents
, rx_overflow
);
304 FALCON_STAT(efx
, XgRxFCSerrorPkts
, rx_bad
);
305 FALCON_STAT(efx
, XgRxAlignError
, rx_align_error
);
306 FALCON_STAT(efx
, XgRxSymbolError
, rx_symbol_error
);
307 FALCON_STAT(efx
, XgRxInternalMACError
, rx_internal_error
);
308 FALCON_STAT(efx
, XgRxControlPkts
, rx_control
);
309 FALCON_STAT(efx
, XgRxPausePkts
, rx_pause
);
310 FALCON_STAT(efx
, XgRxPkts64Octets
, rx_64
);
311 FALCON_STAT(efx
, XgRxPkts65to127Octets
, rx_65_to_127
);
312 FALCON_STAT(efx
, XgRxPkts128to255Octets
, rx_128_to_255
);
313 FALCON_STAT(efx
, XgRxPkts256to511Octets
, rx_256_to_511
);
314 FALCON_STAT(efx
, XgRxPkts512to1023Octets
, rx_512_to_1023
);
315 FALCON_STAT(efx
, XgRxPkts1024to15xxOctets
, rx_1024_to_15xx
);
316 FALCON_STAT(efx
, XgRxPkts15xxtoMaxOctets
, rx_15xx_to_jumbo
);
317 FALCON_STAT(efx
, XgRxLengthError
, rx_length_error
);
318 FALCON_STAT(efx
, XgTxPkts
, tx_packets
);
319 FALCON_STAT(efx
, XgTxOctets
, tx_bytes
);
320 FALCON_STAT(efx
, XgTxMulticastPkts
, tx_multicast
);
321 FALCON_STAT(efx
, XgTxBroadcastPkts
, tx_broadcast
);
322 FALCON_STAT(efx
, XgTxUnicastPkts
, tx_unicast
);
323 FALCON_STAT(efx
, XgTxControlPkts
, tx_control
);
324 FALCON_STAT(efx
, XgTxPausePkts
, tx_pause
);
325 FALCON_STAT(efx
, XgTxPkts64Octets
, tx_64
);
326 FALCON_STAT(efx
, XgTxPkts65to127Octets
, tx_65_to_127
);
327 FALCON_STAT(efx
, XgTxPkts128to255Octets
, tx_128_to_255
);
328 FALCON_STAT(efx
, XgTxPkts256to511Octets
, tx_256_to_511
);
329 FALCON_STAT(efx
, XgTxPkts512to1023Octets
, tx_512_to_1023
);
330 FALCON_STAT(efx
, XgTxPkts1024to15xxOctets
, tx_1024_to_15xx
);
331 FALCON_STAT(efx
, XgTxPkts1519toMaxOctets
, tx_15xx_to_jumbo
);
332 FALCON_STAT(efx
, XgTxUndersizePkts
, tx_lt64
);
333 FALCON_STAT(efx
, XgTxOversizePkts
, tx_gtjumbo
);
334 FALCON_STAT(efx
, XgTxNonTcpUdpPkt
, tx_non_tcpudp
);
335 FALCON_STAT(efx
, XgTxMacSrcErrPkt
, tx_mac_src_error
);
336 FALCON_STAT(efx
, XgTxIpSrcErrPkt
, tx_ip_src_error
);
338 /* Update derived statistics */
339 mac_stats
->tx_good_bytes
=
340 (mac_stats
->tx_bytes
- mac_stats
->tx_bad_bytes
-
341 mac_stats
->tx_control
* 64);
342 mac_stats
->rx_bad_bytes
=
343 (mac_stats
->rx_bytes
- mac_stats
->rx_good_bytes
-
344 mac_stats
->rx_control
* 64);
347 static void falcon_xmac_irq(struct efx_nic
*efx
)
349 /* The XGMII link has a transient fault, which indicates either:
350 * - there's a transient xgmii fault
351 * - falcon's end of the xaui link may need a kick
352 * - the wire-side link may have gone down, but the lasi/poll()
353 * hasn't noticed yet.
355 * We only want to even bother polling XAUI if we're confident it's
356 * not (1) or (3). In both cases, the only reliable way to spot this
357 * is to wait a bit. We do this here by forcing the mac link state
358 * to down, and waiting for the mac poll to come round and check
363 static void falcon_poll_xmac(struct efx_nic
*efx
)
365 if (!EFX_WORKAROUND_5147(efx
) || !efx
->link_up
|| efx
->mac_up
)
368 falcon_mask_status_intr(efx
, false);
369 falcon_check_xaui_link_up(efx
, 1);
370 falcon_mask_status_intr(efx
, true);
373 struct efx_mac_operations falcon_xmac_operations
= {
374 .reconfigure
= falcon_reconfigure_xmac
,
375 .update_stats
= falcon_update_stats_xmac
,
376 .irq
= falcon_xmac_irq
,
377 .poll
= falcon_poll_xmac
,