2 * Copyright (c) 2008-2009 Atheros Communications Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 #include <linux/nl80211.h>
18 #include <linux/pci.h>
21 static struct pci_device_id ath_pci_id_table
[] __devinitdata
= {
22 { PCI_VDEVICE(ATHEROS
, 0x0023) }, /* PCI */
23 { PCI_VDEVICE(ATHEROS
, 0x0024) }, /* PCI-E */
24 { PCI_VDEVICE(ATHEROS
, 0x0027) }, /* PCI */
25 { PCI_VDEVICE(ATHEROS
, 0x0029) }, /* PCI */
26 { PCI_VDEVICE(ATHEROS
, 0x002A) }, /* PCI-E */
27 { PCI_VDEVICE(ATHEROS
, 0x002B) }, /* PCI-E */
28 { PCI_VDEVICE(ATHEROS
, 0x002D) }, /* PCI */
29 { PCI_VDEVICE(ATHEROS
, 0x002E) }, /* PCI-E */
33 /* return bus cachesize in 4B word units */
34 static void ath_pci_read_cachesize(struct ath_softc
*sc
, int *csz
)
38 pci_read_config_byte(to_pci_dev(sc
->dev
), PCI_CACHE_LINE_SIZE
, &u8tmp
);
42 * This check was put in to avoid "unplesant" consequences if
43 * the bootrom has not fully initialized all PCI devices.
44 * Sometimes the cache line size register is not set
48 *csz
= DEFAULT_CACHELINE
>> 2; /* Use the default size */
51 static void ath_pci_cleanup(struct ath_softc
*sc
)
53 struct pci_dev
*pdev
= to_pci_dev(sc
->dev
);
55 pci_iounmap(pdev
, sc
->mem
);
56 pci_disable_device(pdev
);
57 pci_release_region(pdev
, 0);
60 static bool ath_pci_eeprom_read(struct ath_hw
*ah
, u32 off
, u16
*data
)
62 (void)REG_READ(ah
, AR5416_EEPROM_OFFSET
+ (off
<< AR5416_EEPROM_S
));
64 if (!ath9k_hw_wait(ah
,
65 AR_EEPROM_STATUS_DATA
,
66 AR_EEPROM_STATUS_DATA_BUSY
|
67 AR_EEPROM_STATUS_DATA_PROT_ACCESS
, 0,
72 *data
= MS(REG_READ(ah
, AR_EEPROM_STATUS_DATA
),
73 AR_EEPROM_STATUS_DATA_VAL
);
78 static struct ath_bus_ops ath_pci_bus_ops
= {
79 .read_cachesize
= ath_pci_read_cachesize
,
80 .cleanup
= ath_pci_cleanup
,
81 .eeprom_read
= ath_pci_eeprom_read
,
84 static int ath_pci_probe(struct pci_dev
*pdev
, const struct pci_device_id
*id
)
87 struct ath_wiphy
*aphy
;
89 struct ieee80211_hw
*hw
;
96 if (pci_enable_device(pdev
))
99 ret
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(32));
102 printk(KERN_ERR
"ath9k: 32-bit DMA not available\n");
106 ret
= pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(32));
109 printk(KERN_ERR
"ath9k: 32-bit DMA consistent "
110 "DMA enable failed\n");
115 * Cache line size is used to size and align various
116 * structures used to communicate with the hardware.
118 pci_read_config_byte(pdev
, PCI_CACHE_LINE_SIZE
, &csz
);
121 * Linux 2.4.18 (at least) writes the cache line size
122 * register as a 16-bit wide register which is wrong.
123 * We must have this setup properly for rx buffer
124 * DMA to work so force a reasonable value here if it
127 csz
= L1_CACHE_BYTES
/ sizeof(u32
);
128 pci_write_config_byte(pdev
, PCI_CACHE_LINE_SIZE
, csz
);
131 * The default setting of latency timer yields poor results,
132 * set it to the value used by other systems. It may be worth
133 * tweaking this setting more.
135 pci_write_config_byte(pdev
, PCI_LATENCY_TIMER
, 0xa8);
137 pci_set_master(pdev
);
140 * Disable the RETRY_TIMEOUT register (0x41) to keep
141 * PCI Tx retries from interfering with C3 CPU state.
143 pci_read_config_dword(pdev
, 0x40, &val
);
144 if ((val
& 0x0000ff00) != 0)
145 pci_write_config_dword(pdev
, 0x40, val
& 0xffff00ff);
147 ret
= pci_request_region(pdev
, 0, "ath9k");
149 dev_err(&pdev
->dev
, "PCI memory region reserve error\n");
154 mem
= pci_iomap(pdev
, 0, 0);
156 printk(KERN_ERR
"PCI memory map error\n") ;
161 hw
= ieee80211_alloc_hw(sizeof(struct ath_wiphy
) +
162 sizeof(struct ath_softc
), &ath9k_ops
);
164 dev_err(&pdev
->dev
, "no memory for ieee80211_hw\n");
169 SET_IEEE80211_DEV(hw
, &pdev
->dev
);
170 pci_set_drvdata(pdev
, hw
);
173 sc
= (struct ath_softc
*) (aphy
+ 1);
176 sc
->pri_wiphy
= aphy
;
178 sc
->dev
= &pdev
->dev
;
180 sc
->bus_ops
= &ath_pci_bus_ops
;
182 pci_read_config_word(pdev
, PCI_SUBSYSTEM_ID
, &subsysid
);
183 ret
= ath_init_device(id
->device
, sc
, subsysid
);
185 dev_err(&pdev
->dev
, "failed to initialize device\n");
189 /* setup interrupt service routine */
191 ret
= request_irq(pdev
->irq
, ath_isr
, IRQF_SHARED
, "ath9k", sc
);
193 dev_err(&pdev
->dev
, "request_irq failed\n");
201 "%s: Atheros AR%s MAC/BB Rev:%x "
202 "AR%s RF Rev:%x: mem=0x%lx, irq=%d\n",
203 wiphy_name(hw
->wiphy
),
204 ath_mac_bb_name(ah
->hw_version
.macVersion
),
205 ah
->hw_version
.macRev
,
206 ath_rf_name((ah
->hw_version
.analog5GhzRev
& AR_RADIO_SREV_MAJOR
)),
207 ah
->hw_version
.phyRev
,
208 (unsigned long)mem
, pdev
->irq
);
214 ieee80211_free_hw(hw
);
216 pci_iounmap(pdev
, mem
);
218 pci_release_region(pdev
, 0);
220 pci_disable_device(pdev
);
224 static void ath_pci_remove(struct pci_dev
*pdev
)
226 struct ieee80211_hw
*hw
= pci_get_drvdata(pdev
);
227 struct ath_wiphy
*aphy
= hw
->priv
;
228 struct ath_softc
*sc
= aphy
->sc
;
235 static int ath_pci_suspend(struct pci_dev
*pdev
, pm_message_t state
)
237 struct ieee80211_hw
*hw
= pci_get_drvdata(pdev
);
238 struct ath_wiphy
*aphy
= hw
->priv
;
239 struct ath_softc
*sc
= aphy
->sc
;
241 ath9k_hw_set_gpio(sc
->sc_ah
, sc
->sc_ah
->led_pin
, 1);
243 pci_save_state(pdev
);
244 pci_disable_device(pdev
);
245 pci_set_power_state(pdev
, PCI_D3hot
);
250 static int ath_pci_resume(struct pci_dev
*pdev
)
252 struct ieee80211_hw
*hw
= pci_get_drvdata(pdev
);
253 struct ath_wiphy
*aphy
= hw
->priv
;
254 struct ath_softc
*sc
= aphy
->sc
;
258 pci_restore_state(pdev
);
260 err
= pci_enable_device(pdev
);
265 * Suspend/Resume resets the PCI configuration space, so we have to
266 * re-disable the RETRY_TIMEOUT register (0x41) to keep
267 * PCI Tx retries from interfering with C3 CPU state
269 pci_read_config_dword(pdev
, 0x40, &val
);
270 if ((val
& 0x0000ff00) != 0)
271 pci_write_config_dword(pdev
, 0x40, val
& 0xffff00ff);
274 ath9k_hw_cfg_output(sc
->sc_ah
, sc
->sc_ah
->led_pin
,
275 AR_GPIO_OUTPUT_MUX_AS_OUTPUT
);
276 ath9k_hw_set_gpio(sc
->sc_ah
, sc
->sc_ah
->led_pin
, 1);
281 #endif /* CONFIG_PM */
283 MODULE_DEVICE_TABLE(pci
, ath_pci_id_table
);
285 static struct pci_driver ath_pci_driver
= {
287 .id_table
= ath_pci_id_table
,
288 .probe
= ath_pci_probe
,
289 .remove
= ath_pci_remove
,
291 .suspend
= ath_pci_suspend
,
292 .resume
= ath_pci_resume
,
293 #endif /* CONFIG_PM */
296 int ath_pci_init(void)
298 return pci_register_driver(&ath_pci_driver
);
301 void ath_pci_exit(void)
303 pci_unregister_driver(&ath_pci_driver
);