2 * pinmux driver for CSR SiRFprimaII
4 * Copyright (c) 2011 - 2014 Cambridge Silicon Radio Limited, a CSR plc group
7 * Licensed under GPLv2 or later.
10 #include <linux/init.h>
11 #include <linux/module.h>
12 #include <linux/irq.h>
13 #include <linux/platform_device.h>
15 #include <linux/slab.h>
16 #include <linux/err.h>
17 #include <linux/pinctrl/pinctrl.h>
18 #include <linux/pinctrl/pinmux.h>
19 #include <linux/pinctrl/consumer.h>
20 #include <linux/pinctrl/machine.h>
22 #include <linux/of_address.h>
23 #include <linux/of_device.h>
24 #include <linux/of_platform.h>
25 #include <linux/bitops.h>
26 #include <linux/gpio.h>
27 #include <linux/of_gpio.h>
29 #include "pinctrl-sirf.h"
31 #define DRIVER_NAME "pinmux-sirf"
33 struct sirfsoc_gpio_bank
{
39 struct sirfsoc_gpio_chip
{
40 struct of_mm_gpio_chip chip
;
41 struct sirfsoc_gpio_bank sgpio_bank
[SIRFSOC_GPIO_NO_OF_BANKS
];
45 static struct sirfsoc_pin_group
*sirfsoc_pin_groups
;
46 static int sirfsoc_pingrp_cnt
;
48 static int sirfsoc_get_groups_count(struct pinctrl_dev
*pctldev
)
50 return sirfsoc_pingrp_cnt
;
53 static const char *sirfsoc_get_group_name(struct pinctrl_dev
*pctldev
,
56 return sirfsoc_pin_groups
[selector
].name
;
59 static int sirfsoc_get_group_pins(struct pinctrl_dev
*pctldev
,
61 const unsigned **pins
,
64 *pins
= sirfsoc_pin_groups
[selector
].pins
;
65 *num_pins
= sirfsoc_pin_groups
[selector
].num_pins
;
69 static void sirfsoc_pin_dbg_show(struct pinctrl_dev
*pctldev
,
70 struct seq_file
*s
, unsigned offset
)
72 seq_printf(s
, " " DRIVER_NAME
);
75 static int sirfsoc_dt_node_to_map(struct pinctrl_dev
*pctldev
,
76 struct device_node
*np_config
,
77 struct pinctrl_map
**map
, unsigned *num_maps
)
79 struct sirfsoc_pmx
*spmx
= pinctrl_dev_get_drvdata(pctldev
);
80 struct device_node
*np
;
81 struct property
*prop
;
82 const char *function
, *group
;
83 int ret
, index
= 0, count
= 0;
85 /* calculate number of maps required */
86 for_each_child_of_node(np_config
, np
) {
87 ret
= of_property_read_string(np
, "sirf,function", &function
);
93 ret
= of_property_count_strings(np
, "sirf,pins");
103 dev_err(spmx
->dev
, "No child nodes passed via DT\n");
107 *map
= kzalloc(sizeof(**map
) * count
, GFP_KERNEL
);
111 for_each_child_of_node(np_config
, np
) {
112 of_property_read_string(np
, "sirf,function", &function
);
113 of_property_for_each_string(np
, "sirf,pins", prop
, group
) {
114 (*map
)[index
].type
= PIN_MAP_TYPE_MUX_GROUP
;
115 (*map
)[index
].data
.mux
.group
= group
;
116 (*map
)[index
].data
.mux
.function
= function
;
126 static void sirfsoc_dt_free_map(struct pinctrl_dev
*pctldev
,
127 struct pinctrl_map
*map
, unsigned num_maps
)
132 static struct pinctrl_ops sirfsoc_pctrl_ops
= {
133 .get_groups_count
= sirfsoc_get_groups_count
,
134 .get_group_name
= sirfsoc_get_group_name
,
135 .get_group_pins
= sirfsoc_get_group_pins
,
136 .pin_dbg_show
= sirfsoc_pin_dbg_show
,
137 .dt_node_to_map
= sirfsoc_dt_node_to_map
,
138 .dt_free_map
= sirfsoc_dt_free_map
,
141 static struct sirfsoc_pmx_func
*sirfsoc_pmx_functions
;
142 static int sirfsoc_pmxfunc_cnt
;
144 static void sirfsoc_pinmux_endisable(struct sirfsoc_pmx
*spmx
,
145 unsigned selector
, bool enable
)
148 const struct sirfsoc_padmux
*mux
=
149 sirfsoc_pmx_functions
[selector
].padmux
;
150 const struct sirfsoc_muxmask
*mask
= mux
->muxmask
;
152 for (i
= 0; i
< mux
->muxmask_counts
; i
++) {
154 muxval
= readl(spmx
->gpio_virtbase
+
155 SIRFSOC_GPIO_PAD_EN(mask
[i
].group
));
157 muxval
= muxval
& ~mask
[i
].mask
;
159 muxval
= muxval
| mask
[i
].mask
;
160 writel(muxval
, spmx
->gpio_virtbase
+
161 SIRFSOC_GPIO_PAD_EN(mask
[i
].group
));
164 if (mux
->funcmask
&& enable
) {
168 readl(spmx
->rsc_virtbase
+ mux
->ctrlreg
);
170 (func_en_val
& ~mux
->funcmask
) | (mux
->funcval
);
171 writel(func_en_val
, spmx
->rsc_virtbase
+ mux
->ctrlreg
);
175 static int sirfsoc_pinmux_set_mux(struct pinctrl_dev
*pmxdev
,
179 struct sirfsoc_pmx
*spmx
;
181 spmx
= pinctrl_dev_get_drvdata(pmxdev
);
182 sirfsoc_pinmux_endisable(spmx
, selector
, true);
187 static int sirfsoc_pinmux_get_funcs_count(struct pinctrl_dev
*pmxdev
)
189 return sirfsoc_pmxfunc_cnt
;
192 static const char *sirfsoc_pinmux_get_func_name(struct pinctrl_dev
*pctldev
,
195 return sirfsoc_pmx_functions
[selector
].name
;
198 static int sirfsoc_pinmux_get_groups(struct pinctrl_dev
*pctldev
,
200 const char * const **groups
,
201 unsigned * const num_groups
)
203 *groups
= sirfsoc_pmx_functions
[selector
].groups
;
204 *num_groups
= sirfsoc_pmx_functions
[selector
].num_groups
;
208 static int sirfsoc_pinmux_request_gpio(struct pinctrl_dev
*pmxdev
,
209 struct pinctrl_gpio_range
*range
, unsigned offset
)
211 struct sirfsoc_pmx
*spmx
;
213 int group
= range
->id
;
217 spmx
= pinctrl_dev_get_drvdata(pmxdev
);
219 muxval
= readl(spmx
->gpio_virtbase
+
220 SIRFSOC_GPIO_PAD_EN(group
));
221 muxval
= muxval
| (1 << (offset
- range
->pin_base
));
222 writel(muxval
, spmx
->gpio_virtbase
+
223 SIRFSOC_GPIO_PAD_EN(group
));
228 static struct pinmux_ops sirfsoc_pinmux_ops
= {
229 .set_mux
= sirfsoc_pinmux_set_mux
,
230 .get_functions_count
= sirfsoc_pinmux_get_funcs_count
,
231 .get_function_name
= sirfsoc_pinmux_get_func_name
,
232 .get_function_groups
= sirfsoc_pinmux_get_groups
,
233 .gpio_request_enable
= sirfsoc_pinmux_request_gpio
,
236 static struct pinctrl_desc sirfsoc_pinmux_desc
= {
238 .pctlops
= &sirfsoc_pctrl_ops
,
239 .pmxops
= &sirfsoc_pinmux_ops
,
240 .owner
= THIS_MODULE
,
243 static void __iomem
*sirfsoc_rsc_of_iomap(void)
245 const struct of_device_id rsc_ids
[] = {
246 { .compatible
= "sirf,prima2-rsc" },
249 struct device_node
*np
;
251 np
= of_find_matching_node(NULL
, rsc_ids
);
253 panic("unable to find compatible rsc node in dtb\n");
255 return of_iomap(np
, 0);
258 static int sirfsoc_gpio_of_xlate(struct gpio_chip
*gc
,
259 const struct of_phandle_args
*gpiospec
,
262 if (gpiospec
->args
[0] > SIRFSOC_GPIO_NO_OF_BANKS
* SIRFSOC_GPIO_BANK_SIZE
)
266 *flags
= gpiospec
->args
[1];
268 return gpiospec
->args
[0];
271 static const struct of_device_id pinmux_ids
[] = {
272 { .compatible
= "sirf,prima2-pinctrl", .data
= &prima2_pinctrl_data
, },
273 { .compatible
= "sirf,atlas6-pinctrl", .data
= &atlas6_pinctrl_data
, },
277 static int sirfsoc_pinmux_probe(struct platform_device
*pdev
)
280 struct sirfsoc_pmx
*spmx
;
281 struct device_node
*np
= pdev
->dev
.of_node
;
282 const struct sirfsoc_pinctrl_data
*pdata
;
284 /* Create state holders etc for this driver */
285 spmx
= devm_kzalloc(&pdev
->dev
, sizeof(*spmx
), GFP_KERNEL
);
289 spmx
->dev
= &pdev
->dev
;
291 platform_set_drvdata(pdev
, spmx
);
293 spmx
->gpio_virtbase
= of_iomap(np
, 0);
294 if (!spmx
->gpio_virtbase
) {
295 dev_err(&pdev
->dev
, "can't map gpio registers\n");
299 spmx
->rsc_virtbase
= sirfsoc_rsc_of_iomap();
300 if (!spmx
->rsc_virtbase
) {
302 dev_err(&pdev
->dev
, "can't map rsc registers\n");
303 goto out_no_rsc_remap
;
306 pdata
= of_match_node(pinmux_ids
, np
)->data
;
307 sirfsoc_pin_groups
= pdata
->grps
;
308 sirfsoc_pingrp_cnt
= pdata
->grps_cnt
;
309 sirfsoc_pmx_functions
= pdata
->funcs
;
310 sirfsoc_pmxfunc_cnt
= pdata
->funcs_cnt
;
311 sirfsoc_pinmux_desc
.pins
= pdata
->pads
;
312 sirfsoc_pinmux_desc
.npins
= pdata
->pads_cnt
;
315 /* Now register the pin controller and all pins it handles */
316 spmx
->pmx
= pinctrl_register(&sirfsoc_pinmux_desc
, &pdev
->dev
, spmx
);
317 if (IS_ERR(spmx
->pmx
)) {
318 dev_err(&pdev
->dev
, "could not register SIRFSOC pinmux driver\n");
319 ret
= PTR_ERR(spmx
->pmx
);
323 dev_info(&pdev
->dev
, "initialized SIRFSOC pinmux driver\n");
328 iounmap(spmx
->rsc_virtbase
);
330 iounmap(spmx
->gpio_virtbase
);
334 #ifdef CONFIG_PM_SLEEP
335 static int sirfsoc_pinmux_suspend_noirq(struct device
*dev
)
338 struct sirfsoc_pmx
*spmx
= dev_get_drvdata(dev
);
340 for (i
= 0; i
< SIRFSOC_GPIO_NO_OF_BANKS
; i
++) {
341 for (j
= 0; j
< SIRFSOC_GPIO_BANK_SIZE
; j
++) {
342 spmx
->gpio_regs
[i
][j
] = readl(spmx
->gpio_virtbase
+
343 SIRFSOC_GPIO_CTRL(i
, j
));
345 spmx
->ints_regs
[i
] = readl(spmx
->gpio_virtbase
+
346 SIRFSOC_GPIO_INT_STATUS(i
));
347 spmx
->paden_regs
[i
] = readl(spmx
->gpio_virtbase
+
348 SIRFSOC_GPIO_PAD_EN(i
));
350 spmx
->dspen_regs
= readl(spmx
->gpio_virtbase
+ SIRFSOC_GPIO_DSP_EN0
);
352 for (i
= 0; i
< 3; i
++)
353 spmx
->rsc_regs
[i
] = readl(spmx
->rsc_virtbase
+ 4 * i
);
358 static int sirfsoc_pinmux_resume_noirq(struct device
*dev
)
361 struct sirfsoc_pmx
*spmx
= dev_get_drvdata(dev
);
363 for (i
= 0; i
< SIRFSOC_GPIO_NO_OF_BANKS
; i
++) {
364 for (j
= 0; j
< SIRFSOC_GPIO_BANK_SIZE
; j
++) {
365 writel(spmx
->gpio_regs
[i
][j
], spmx
->gpio_virtbase
+
366 SIRFSOC_GPIO_CTRL(i
, j
));
368 writel(spmx
->ints_regs
[i
], spmx
->gpio_virtbase
+
369 SIRFSOC_GPIO_INT_STATUS(i
));
370 writel(spmx
->paden_regs
[i
], spmx
->gpio_virtbase
+
371 SIRFSOC_GPIO_PAD_EN(i
));
373 writel(spmx
->dspen_regs
, spmx
->gpio_virtbase
+ SIRFSOC_GPIO_DSP_EN0
);
375 for (i
= 0; i
< 3; i
++)
376 writel(spmx
->rsc_regs
[i
], spmx
->rsc_virtbase
+ 4 * i
);
381 static const struct dev_pm_ops sirfsoc_pinmux_pm_ops
= {
382 .suspend_noirq
= sirfsoc_pinmux_suspend_noirq
,
383 .resume_noirq
= sirfsoc_pinmux_resume_noirq
,
384 .freeze_noirq
= sirfsoc_pinmux_suspend_noirq
,
385 .restore_noirq
= sirfsoc_pinmux_resume_noirq
,
389 static struct platform_driver sirfsoc_pinmux_driver
= {
392 .of_match_table
= pinmux_ids
,
393 #ifdef CONFIG_PM_SLEEP
394 .pm
= &sirfsoc_pinmux_pm_ops
,
397 .probe
= sirfsoc_pinmux_probe
,
400 static int __init
sirfsoc_pinmux_init(void)
402 return platform_driver_register(&sirfsoc_pinmux_driver
);
404 arch_initcall(sirfsoc_pinmux_init
);
406 static inline struct sirfsoc_gpio_bank
*
407 sirfsoc_gpio_to_bank(struct sirfsoc_gpio_chip
*sgpio
, unsigned int offset
)
409 return &sgpio
->sgpio_bank
[offset
/ SIRFSOC_GPIO_BANK_SIZE
];
412 static inline int sirfsoc_gpio_to_bankoff(unsigned int offset
)
414 return offset
% SIRFSOC_GPIO_BANK_SIZE
;
417 static void sirfsoc_gpio_irq_ack(struct irq_data
*d
)
419 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
420 struct sirfsoc_gpio_chip
*sgpio
= gpiochip_get_data(gc
);
421 struct sirfsoc_gpio_bank
*bank
= sirfsoc_gpio_to_bank(sgpio
, d
->hwirq
);
422 int idx
= sirfsoc_gpio_to_bankoff(d
->hwirq
);
426 offset
= SIRFSOC_GPIO_CTRL(bank
->id
, idx
);
428 spin_lock_irqsave(&sgpio
->lock
, flags
);
430 val
= readl(sgpio
->chip
.regs
+ offset
);
432 writel(val
, sgpio
->chip
.regs
+ offset
);
434 spin_unlock_irqrestore(&sgpio
->lock
, flags
);
437 static void __sirfsoc_gpio_irq_mask(struct sirfsoc_gpio_chip
*sgpio
,
438 struct sirfsoc_gpio_bank
*bank
,
444 offset
= SIRFSOC_GPIO_CTRL(bank
->id
, idx
);
446 spin_lock_irqsave(&sgpio
->lock
, flags
);
448 val
= readl(sgpio
->chip
.regs
+ offset
);
449 val
&= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK
;
450 val
&= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK
;
451 writel(val
, sgpio
->chip
.regs
+ offset
);
453 spin_unlock_irqrestore(&sgpio
->lock
, flags
);
456 static void sirfsoc_gpio_irq_mask(struct irq_data
*d
)
458 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
459 struct sirfsoc_gpio_chip
*sgpio
= gpiochip_get_data(gc
);
460 struct sirfsoc_gpio_bank
*bank
= sirfsoc_gpio_to_bank(sgpio
, d
->hwirq
);
462 __sirfsoc_gpio_irq_mask(sgpio
, bank
, d
->hwirq
% SIRFSOC_GPIO_BANK_SIZE
);
465 static void sirfsoc_gpio_irq_unmask(struct irq_data
*d
)
467 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
468 struct sirfsoc_gpio_chip
*sgpio
= gpiochip_get_data(gc
);
469 struct sirfsoc_gpio_bank
*bank
= sirfsoc_gpio_to_bank(sgpio
, d
->hwirq
);
470 int idx
= sirfsoc_gpio_to_bankoff(d
->hwirq
);
474 offset
= SIRFSOC_GPIO_CTRL(bank
->id
, idx
);
476 spin_lock_irqsave(&sgpio
->lock
, flags
);
478 val
= readl(sgpio
->chip
.regs
+ offset
);
479 val
&= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK
;
480 val
|= SIRFSOC_GPIO_CTL_INTR_EN_MASK
;
481 writel(val
, sgpio
->chip
.regs
+ offset
);
483 spin_unlock_irqrestore(&sgpio
->lock
, flags
);
486 static int sirfsoc_gpio_irq_type(struct irq_data
*d
, unsigned type
)
488 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
489 struct sirfsoc_gpio_chip
*sgpio
= gpiochip_get_data(gc
);
490 struct sirfsoc_gpio_bank
*bank
= sirfsoc_gpio_to_bank(sgpio
, d
->hwirq
);
491 int idx
= sirfsoc_gpio_to_bankoff(d
->hwirq
);
495 offset
= SIRFSOC_GPIO_CTRL(bank
->id
, idx
);
497 spin_lock_irqsave(&sgpio
->lock
, flags
);
499 val
= readl(sgpio
->chip
.regs
+ offset
);
500 val
&= ~(SIRFSOC_GPIO_CTL_INTR_STS_MASK
| SIRFSOC_GPIO_CTL_OUT_EN_MASK
);
505 case IRQ_TYPE_EDGE_RISING
:
506 val
|= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK
|
507 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK
;
508 val
&= ~SIRFSOC_GPIO_CTL_INTR_LOW_MASK
;
510 case IRQ_TYPE_EDGE_FALLING
:
511 val
&= ~SIRFSOC_GPIO_CTL_INTR_HIGH_MASK
;
512 val
|= SIRFSOC_GPIO_CTL_INTR_LOW_MASK
|
513 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK
;
515 case IRQ_TYPE_EDGE_BOTH
:
516 val
|= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK
|
517 SIRFSOC_GPIO_CTL_INTR_LOW_MASK
|
518 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK
;
520 case IRQ_TYPE_LEVEL_LOW
:
521 val
&= ~(SIRFSOC_GPIO_CTL_INTR_HIGH_MASK
|
522 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK
);
523 val
|= SIRFSOC_GPIO_CTL_INTR_LOW_MASK
;
525 case IRQ_TYPE_LEVEL_HIGH
:
526 val
|= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK
;
527 val
&= ~(SIRFSOC_GPIO_CTL_INTR_LOW_MASK
|
528 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK
);
532 writel(val
, sgpio
->chip
.regs
+ offset
);
534 spin_unlock_irqrestore(&sgpio
->lock
, flags
);
539 static struct irq_chip sirfsoc_irq_chip
= {
540 .name
= "sirf-gpio-irq",
541 .irq_ack
= sirfsoc_gpio_irq_ack
,
542 .irq_mask
= sirfsoc_gpio_irq_mask
,
543 .irq_unmask
= sirfsoc_gpio_irq_unmask
,
544 .irq_set_type
= sirfsoc_gpio_irq_type
,
547 static void sirfsoc_gpio_handle_irq(struct irq_desc
*desc
)
549 unsigned int irq
= irq_desc_get_irq(desc
);
550 struct gpio_chip
*gc
= irq_desc_get_handler_data(desc
);
551 struct sirfsoc_gpio_chip
*sgpio
= gpiochip_get_data(gc
);
552 struct sirfsoc_gpio_bank
*bank
;
555 struct irq_chip
*chip
= irq_desc_get_chip(desc
);
558 for (i
= 0; i
< SIRFSOC_GPIO_NO_OF_BANKS
; i
++) {
559 bank
= &sgpio
->sgpio_bank
[i
];
560 if (bank
->parent_irq
== irq
)
563 BUG_ON(i
== SIRFSOC_GPIO_NO_OF_BANKS
);
565 chained_irq_enter(chip
, desc
);
567 status
= readl(sgpio
->chip
.regs
+ SIRFSOC_GPIO_INT_STATUS(bank
->id
));
570 "%s: gpio id %d status %#x no interrupt is flagged\n",
571 __func__
, bank
->id
, status
);
572 handle_bad_irq(desc
);
577 ctrl
= readl(sgpio
->chip
.regs
+ SIRFSOC_GPIO_CTRL(bank
->id
, idx
));
580 * Here we must check whether the corresponding GPIO's interrupt
581 * has been enabled, otherwise just skip it
583 if ((status
& 0x1) && (ctrl
& SIRFSOC_GPIO_CTL_INTR_EN_MASK
)) {
584 pr_debug("%s: gpio id %d idx %d happens\n",
585 __func__
, bank
->id
, idx
);
586 generic_handle_irq(irq_find_mapping(gc
->irqdomain
, idx
+
587 bank
->id
* SIRFSOC_GPIO_BANK_SIZE
));
591 status
= status
>> 1;
594 chained_irq_exit(chip
, desc
);
597 static inline void sirfsoc_gpio_set_input(struct sirfsoc_gpio_chip
*sgpio
,
598 unsigned ctrl_offset
)
602 val
= readl(sgpio
->chip
.regs
+ ctrl_offset
);
603 val
&= ~SIRFSOC_GPIO_CTL_OUT_EN_MASK
;
604 writel(val
, sgpio
->chip
.regs
+ ctrl_offset
);
607 static int sirfsoc_gpio_request(struct gpio_chip
*chip
, unsigned offset
)
609 struct sirfsoc_gpio_chip
*sgpio
= gpiochip_get_data(chip
);
610 struct sirfsoc_gpio_bank
*bank
= sirfsoc_gpio_to_bank(sgpio
, offset
);
613 if (pinctrl_request_gpio(chip
->base
+ offset
))
616 spin_lock_irqsave(&bank
->lock
, flags
);
620 * set direction as input and mask irq
622 sirfsoc_gpio_set_input(sgpio
, SIRFSOC_GPIO_CTRL(bank
->id
, offset
));
623 __sirfsoc_gpio_irq_mask(sgpio
, bank
, offset
);
625 spin_unlock_irqrestore(&bank
->lock
, flags
);
630 static void sirfsoc_gpio_free(struct gpio_chip
*chip
, unsigned offset
)
632 struct sirfsoc_gpio_chip
*sgpio
= gpiochip_get_data(chip
);
633 struct sirfsoc_gpio_bank
*bank
= sirfsoc_gpio_to_bank(sgpio
, offset
);
636 spin_lock_irqsave(&bank
->lock
, flags
);
638 __sirfsoc_gpio_irq_mask(sgpio
, bank
, offset
);
639 sirfsoc_gpio_set_input(sgpio
, SIRFSOC_GPIO_CTRL(bank
->id
, offset
));
641 spin_unlock_irqrestore(&bank
->lock
, flags
);
643 pinctrl_free_gpio(chip
->base
+ offset
);
646 static int sirfsoc_gpio_direction_input(struct gpio_chip
*chip
, unsigned gpio
)
648 struct sirfsoc_gpio_chip
*sgpio
= gpiochip_get_data(chip
);
649 struct sirfsoc_gpio_bank
*bank
= sirfsoc_gpio_to_bank(sgpio
, gpio
);
650 int idx
= sirfsoc_gpio_to_bankoff(gpio
);
654 offset
= SIRFSOC_GPIO_CTRL(bank
->id
, idx
);
656 spin_lock_irqsave(&bank
->lock
, flags
);
658 sirfsoc_gpio_set_input(sgpio
, offset
);
660 spin_unlock_irqrestore(&bank
->lock
, flags
);
665 static inline void sirfsoc_gpio_set_output(struct sirfsoc_gpio_chip
*sgpio
,
666 struct sirfsoc_gpio_bank
*bank
,
673 spin_lock_irqsave(&bank
->lock
, flags
);
675 out_ctrl
= readl(sgpio
->chip
.regs
+ offset
);
677 out_ctrl
|= SIRFSOC_GPIO_CTL_DATAOUT_MASK
;
679 out_ctrl
&= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK
;
681 out_ctrl
&= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK
;
682 out_ctrl
|= SIRFSOC_GPIO_CTL_OUT_EN_MASK
;
683 writel(out_ctrl
, sgpio
->chip
.regs
+ offset
);
685 spin_unlock_irqrestore(&bank
->lock
, flags
);
688 static int sirfsoc_gpio_direction_output(struct gpio_chip
*chip
,
689 unsigned gpio
, int value
)
691 struct sirfsoc_gpio_chip
*sgpio
= gpiochip_get_data(chip
);
692 struct sirfsoc_gpio_bank
*bank
= sirfsoc_gpio_to_bank(sgpio
, gpio
);
693 int idx
= sirfsoc_gpio_to_bankoff(gpio
);
697 offset
= SIRFSOC_GPIO_CTRL(bank
->id
, idx
);
699 spin_lock_irqsave(&sgpio
->lock
, flags
);
701 sirfsoc_gpio_set_output(sgpio
, bank
, offset
, value
);
703 spin_unlock_irqrestore(&sgpio
->lock
, flags
);
708 static int sirfsoc_gpio_get_value(struct gpio_chip
*chip
, unsigned offset
)
710 struct sirfsoc_gpio_chip
*sgpio
= gpiochip_get_data(chip
);
711 struct sirfsoc_gpio_bank
*bank
= sirfsoc_gpio_to_bank(sgpio
, offset
);
715 spin_lock_irqsave(&bank
->lock
, flags
);
717 val
= readl(sgpio
->chip
.regs
+ SIRFSOC_GPIO_CTRL(bank
->id
, offset
));
719 spin_unlock_irqrestore(&bank
->lock
, flags
);
721 return !!(val
& SIRFSOC_GPIO_CTL_DATAIN_MASK
);
724 static void sirfsoc_gpio_set_value(struct gpio_chip
*chip
, unsigned offset
,
727 struct sirfsoc_gpio_chip
*sgpio
= gpiochip_get_data(chip
);
728 struct sirfsoc_gpio_bank
*bank
= sirfsoc_gpio_to_bank(sgpio
, offset
);
732 spin_lock_irqsave(&bank
->lock
, flags
);
734 ctrl
= readl(sgpio
->chip
.regs
+ SIRFSOC_GPIO_CTRL(bank
->id
, offset
));
736 ctrl
|= SIRFSOC_GPIO_CTL_DATAOUT_MASK
;
738 ctrl
&= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK
;
739 writel(ctrl
, sgpio
->chip
.regs
+ SIRFSOC_GPIO_CTRL(bank
->id
, offset
));
741 spin_unlock_irqrestore(&bank
->lock
, flags
);
744 static void sirfsoc_gpio_set_pullup(struct sirfsoc_gpio_chip
*sgpio
,
748 const unsigned long *p
= (const unsigned long *)pullups
;
750 for (i
= 0; i
< SIRFSOC_GPIO_NO_OF_BANKS
; i
++) {
751 for_each_set_bit(n
, p
+ i
, BITS_PER_LONG
) {
752 u32 offset
= SIRFSOC_GPIO_CTRL(i
, n
);
753 u32 val
= readl(sgpio
->chip
.regs
+ offset
);
754 val
|= SIRFSOC_GPIO_CTL_PULL_MASK
;
755 val
|= SIRFSOC_GPIO_CTL_PULL_HIGH
;
756 writel(val
, sgpio
->chip
.regs
+ offset
);
761 static void sirfsoc_gpio_set_pulldown(struct sirfsoc_gpio_chip
*sgpio
,
762 const u32
*pulldowns
)
765 const unsigned long *p
= (const unsigned long *)pulldowns
;
767 for (i
= 0; i
< SIRFSOC_GPIO_NO_OF_BANKS
; i
++) {
768 for_each_set_bit(n
, p
+ i
, BITS_PER_LONG
) {
769 u32 offset
= SIRFSOC_GPIO_CTRL(i
, n
);
770 u32 val
= readl(sgpio
->chip
.regs
+ offset
);
771 val
|= SIRFSOC_GPIO_CTL_PULL_MASK
;
772 val
&= ~SIRFSOC_GPIO_CTL_PULL_HIGH
;
773 writel(val
, sgpio
->chip
.regs
+ offset
);
778 static int sirfsoc_gpio_probe(struct device_node
*np
)
781 static struct sirfsoc_gpio_chip
*sgpio
;
782 struct sirfsoc_gpio_bank
*bank
;
784 struct platform_device
*pdev
;
786 u32 pullups
[SIRFSOC_GPIO_NO_OF_BANKS
], pulldowns
[SIRFSOC_GPIO_NO_OF_BANKS
];
788 pdev
= of_find_device_by_node(np
);
792 sgpio
= devm_kzalloc(&pdev
->dev
, sizeof(*sgpio
), GFP_KERNEL
);
795 spin_lock_init(&sgpio
->lock
);
797 regs
= of_iomap(np
, 0);
801 sgpio
->chip
.gc
.request
= sirfsoc_gpio_request
;
802 sgpio
->chip
.gc
.free
= sirfsoc_gpio_free
;
803 sgpio
->chip
.gc
.direction_input
= sirfsoc_gpio_direction_input
;
804 sgpio
->chip
.gc
.get
= sirfsoc_gpio_get_value
;
805 sgpio
->chip
.gc
.direction_output
= sirfsoc_gpio_direction_output
;
806 sgpio
->chip
.gc
.set
= sirfsoc_gpio_set_value
;
807 sgpio
->chip
.gc
.base
= 0;
808 sgpio
->chip
.gc
.ngpio
= SIRFSOC_GPIO_BANK_SIZE
* SIRFSOC_GPIO_NO_OF_BANKS
;
809 sgpio
->chip
.gc
.label
= kstrdup(np
->full_name
, GFP_KERNEL
);
810 sgpio
->chip
.gc
.of_node
= np
;
811 sgpio
->chip
.gc
.of_xlate
= sirfsoc_gpio_of_xlate
;
812 sgpio
->chip
.gc
.of_gpio_n_cells
= 2;
813 sgpio
->chip
.gc
.parent
= &pdev
->dev
;
814 sgpio
->chip
.regs
= regs
;
816 err
= gpiochip_add_data(&sgpio
->chip
.gc
, sgpio
);
818 dev_err(&pdev
->dev
, "%s: error in probe function with status %d\n",
823 err
= gpiochip_irqchip_add(&sgpio
->chip
.gc
,
829 "could not connect irqchip to gpiochip\n");
833 for (i
= 0; i
< SIRFSOC_GPIO_NO_OF_BANKS
; i
++) {
834 bank
= &sgpio
->sgpio_bank
[i
];
835 spin_lock_init(&bank
->lock
);
836 bank
->parent_irq
= platform_get_irq(pdev
, i
);
837 if (bank
->parent_irq
< 0) {
838 err
= bank
->parent_irq
;
842 gpiochip_set_chained_irqchip(&sgpio
->chip
.gc
,
845 sirfsoc_gpio_handle_irq
);
848 err
= gpiochip_add_pin_range(&sgpio
->chip
.gc
, dev_name(&pdev
->dev
),
849 0, 0, SIRFSOC_GPIO_BANK_SIZE
* SIRFSOC_GPIO_NO_OF_BANKS
);
852 "could not add gpiochip pin range\n");
856 if (!of_property_read_u32_array(np
, "sirf,pullups", pullups
,
857 SIRFSOC_GPIO_NO_OF_BANKS
))
858 sirfsoc_gpio_set_pullup(sgpio
, pullups
);
860 if (!of_property_read_u32_array(np
, "sirf,pulldowns", pulldowns
,
861 SIRFSOC_GPIO_NO_OF_BANKS
))
862 sirfsoc_gpio_set_pulldown(sgpio
, pulldowns
);
868 gpiochip_remove(&sgpio
->chip
.gc
);
874 static int __init
sirfsoc_gpio_init(void)
877 struct device_node
*np
;
879 np
= of_find_matching_node(NULL
, pinmux_ids
);
884 return sirfsoc_gpio_probe(np
);
886 subsys_initcall(sirfsoc_gpio_init
);
888 MODULE_AUTHOR("Rongjun Ying <rongjun.ying@csr.com>");
889 MODULE_AUTHOR("Yuping Luo <yuping.luo@csr.com>");
890 MODULE_AUTHOR("Barry Song <baohua.song@csr.com>");
891 MODULE_DESCRIPTION("SIRFSOC pin control driver");
892 MODULE_LICENSE("GPL");