3 * Purpose: PCI Message Signaled Interrupt (MSI)
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
11 #include <linux/irq.h>
12 #include <linux/interrupt.h>
13 #include <linux/export.h>
14 #include <linux/ioport.h>
15 #include <linux/pci.h>
16 #include <linux/proc_fs.h>
17 #include <linux/msi.h>
18 #include <linux/smp.h>
19 #include <linux/errno.h>
21 #include <linux/slab.h>
22 #include <linux/irqdomain.h>
23 #include <linux/of_irq.h>
27 static int pci_msi_enable
= 1;
28 int pci_msi_ignore_mask
;
30 #define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
32 #ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
33 static struct irq_domain
*pci_msi_default_domain
;
34 static DEFINE_MUTEX(pci_msi_domain_lock
);
36 struct irq_domain
* __weak
arch_get_pci_msi_domain(struct pci_dev
*dev
)
38 return pci_msi_default_domain
;
41 static struct irq_domain
*pci_msi_get_domain(struct pci_dev
*dev
)
43 struct irq_domain
*domain
;
45 domain
= dev_get_msi_domain(&dev
->dev
);
49 return arch_get_pci_msi_domain(dev
);
52 static int pci_msi_setup_msi_irqs(struct pci_dev
*dev
, int nvec
, int type
)
54 struct irq_domain
*domain
;
56 domain
= pci_msi_get_domain(dev
);
57 if (domain
&& irq_domain_is_hierarchy(domain
))
58 return pci_msi_domain_alloc_irqs(domain
, dev
, nvec
, type
);
60 return arch_setup_msi_irqs(dev
, nvec
, type
);
63 static void pci_msi_teardown_msi_irqs(struct pci_dev
*dev
)
65 struct irq_domain
*domain
;
67 domain
= pci_msi_get_domain(dev
);
68 if (domain
&& irq_domain_is_hierarchy(domain
))
69 pci_msi_domain_free_irqs(domain
, dev
);
71 arch_teardown_msi_irqs(dev
);
74 #define pci_msi_setup_msi_irqs arch_setup_msi_irqs
75 #define pci_msi_teardown_msi_irqs arch_teardown_msi_irqs
80 int __weak
arch_setup_msi_irq(struct pci_dev
*dev
, struct msi_desc
*desc
)
82 struct msi_controller
*chip
= dev
->bus
->msi
;
85 if (!chip
|| !chip
->setup_irq
)
88 err
= chip
->setup_irq(chip
, dev
, desc
);
92 irq_set_chip_data(desc
->irq
, chip
);
97 void __weak
arch_teardown_msi_irq(unsigned int irq
)
99 struct msi_controller
*chip
= irq_get_chip_data(irq
);
101 if (!chip
|| !chip
->teardown_irq
)
104 chip
->teardown_irq(chip
, irq
);
107 int __weak
arch_setup_msi_irqs(struct pci_dev
*dev
, int nvec
, int type
)
109 struct msi_controller
*chip
= dev
->bus
->msi
;
110 struct msi_desc
*entry
;
113 if (chip
&& chip
->setup_irqs
)
114 return chip
->setup_irqs(chip
, dev
, nvec
, type
);
116 * If an architecture wants to support multiple MSI, it needs to
117 * override arch_setup_msi_irqs()
119 if (type
== PCI_CAP_ID_MSI
&& nvec
> 1)
122 for_each_pci_msi_entry(entry
, dev
) {
123 ret
= arch_setup_msi_irq(dev
, entry
);
134 * We have a default implementation available as a separate non-weak
135 * function, as it is used by the Xen x86 PCI code
137 void default_teardown_msi_irqs(struct pci_dev
*dev
)
140 struct msi_desc
*entry
;
142 for_each_pci_msi_entry(entry
, dev
)
144 for (i
= 0; i
< entry
->nvec_used
; i
++)
145 arch_teardown_msi_irq(entry
->irq
+ i
);
148 void __weak
arch_teardown_msi_irqs(struct pci_dev
*dev
)
150 return default_teardown_msi_irqs(dev
);
153 static void default_restore_msi_irq(struct pci_dev
*dev
, int irq
)
155 struct msi_desc
*entry
;
158 if (dev
->msix_enabled
) {
159 for_each_pci_msi_entry(entry
, dev
) {
160 if (irq
== entry
->irq
)
163 } else if (dev
->msi_enabled
) {
164 entry
= irq_get_msi_desc(irq
);
168 __pci_write_msi_msg(entry
, &entry
->msg
);
171 void __weak
arch_restore_msi_irqs(struct pci_dev
*dev
)
173 return default_restore_msi_irqs(dev
);
176 static inline __attribute_const__ u32
msi_mask(unsigned x
)
178 /* Don't shift by >= width of type */
181 return (1 << (1 << x
)) - 1;
185 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
186 * mask all MSI interrupts by clearing the MSI enable bit does not work
187 * reliably as devices without an INTx disable bit will then generate a
188 * level IRQ which will never be cleared.
190 u32
__pci_msi_desc_mask_irq(struct msi_desc
*desc
, u32 mask
, u32 flag
)
192 u32 mask_bits
= desc
->masked
;
194 if (pci_msi_ignore_mask
|| !desc
->msi_attrib
.maskbit
)
199 pci_write_config_dword(msi_desc_to_pci_dev(desc
), desc
->mask_pos
,
205 static void msi_mask_irq(struct msi_desc
*desc
, u32 mask
, u32 flag
)
207 desc
->masked
= __pci_msi_desc_mask_irq(desc
, mask
, flag
);
211 * This internal function does not flush PCI writes to the device.
212 * All users must ensure that they read from the device before either
213 * assuming that the device state is up to date, or returning out of this
214 * file. This saves a few milliseconds when initialising devices with lots
215 * of MSI-X interrupts.
217 u32
__pci_msix_desc_mask_irq(struct msi_desc
*desc
, u32 flag
)
219 u32 mask_bits
= desc
->masked
;
220 unsigned offset
= desc
->msi_attrib
.entry_nr
* PCI_MSIX_ENTRY_SIZE
+
221 PCI_MSIX_ENTRY_VECTOR_CTRL
;
223 if (pci_msi_ignore_mask
)
226 mask_bits
&= ~PCI_MSIX_ENTRY_CTRL_MASKBIT
;
228 mask_bits
|= PCI_MSIX_ENTRY_CTRL_MASKBIT
;
229 writel(mask_bits
, desc
->mask_base
+ offset
);
234 static void msix_mask_irq(struct msi_desc
*desc
, u32 flag
)
236 desc
->masked
= __pci_msix_desc_mask_irq(desc
, flag
);
239 static void msi_set_mask_bit(struct irq_data
*data
, u32 flag
)
241 struct msi_desc
*desc
= irq_data_get_msi_desc(data
);
243 if (desc
->msi_attrib
.is_msix
) {
244 msix_mask_irq(desc
, flag
);
245 readl(desc
->mask_base
); /* Flush write to device */
247 unsigned offset
= data
->irq
- desc
->irq
;
248 msi_mask_irq(desc
, 1 << offset
, flag
<< offset
);
253 * pci_msi_mask_irq - Generic irq chip callback to mask PCI/MSI interrupts
254 * @data: pointer to irqdata associated to that interrupt
256 void pci_msi_mask_irq(struct irq_data
*data
)
258 msi_set_mask_bit(data
, 1);
262 * pci_msi_unmask_irq - Generic irq chip callback to unmask PCI/MSI interrupts
263 * @data: pointer to irqdata associated to that interrupt
265 void pci_msi_unmask_irq(struct irq_data
*data
)
267 msi_set_mask_bit(data
, 0);
270 void default_restore_msi_irqs(struct pci_dev
*dev
)
272 struct msi_desc
*entry
;
274 for_each_pci_msi_entry(entry
, dev
)
275 default_restore_msi_irq(dev
, entry
->irq
);
278 void __pci_read_msi_msg(struct msi_desc
*entry
, struct msi_msg
*msg
)
280 struct pci_dev
*dev
= msi_desc_to_pci_dev(entry
);
282 BUG_ON(dev
->current_state
!= PCI_D0
);
284 if (entry
->msi_attrib
.is_msix
) {
285 void __iomem
*base
= entry
->mask_base
+
286 entry
->msi_attrib
.entry_nr
* PCI_MSIX_ENTRY_SIZE
;
288 msg
->address_lo
= readl(base
+ PCI_MSIX_ENTRY_LOWER_ADDR
);
289 msg
->address_hi
= readl(base
+ PCI_MSIX_ENTRY_UPPER_ADDR
);
290 msg
->data
= readl(base
+ PCI_MSIX_ENTRY_DATA
);
292 int pos
= dev
->msi_cap
;
295 pci_read_config_dword(dev
, pos
+ PCI_MSI_ADDRESS_LO
,
297 if (entry
->msi_attrib
.is_64
) {
298 pci_read_config_dword(dev
, pos
+ PCI_MSI_ADDRESS_HI
,
300 pci_read_config_word(dev
, pos
+ PCI_MSI_DATA_64
, &data
);
303 pci_read_config_word(dev
, pos
+ PCI_MSI_DATA_32
, &data
);
309 void __pci_write_msi_msg(struct msi_desc
*entry
, struct msi_msg
*msg
)
311 struct pci_dev
*dev
= msi_desc_to_pci_dev(entry
);
313 if (dev
->current_state
!= PCI_D0
) {
314 /* Don't touch the hardware now */
315 } else if (entry
->msi_attrib
.is_msix
) {
317 base
= entry
->mask_base
+
318 entry
->msi_attrib
.entry_nr
* PCI_MSIX_ENTRY_SIZE
;
320 writel(msg
->address_lo
, base
+ PCI_MSIX_ENTRY_LOWER_ADDR
);
321 writel(msg
->address_hi
, base
+ PCI_MSIX_ENTRY_UPPER_ADDR
);
322 writel(msg
->data
, base
+ PCI_MSIX_ENTRY_DATA
);
324 int pos
= dev
->msi_cap
;
327 pci_read_config_word(dev
, pos
+ PCI_MSI_FLAGS
, &msgctl
);
328 msgctl
&= ~PCI_MSI_FLAGS_QSIZE
;
329 msgctl
|= entry
->msi_attrib
.multiple
<< 4;
330 pci_write_config_word(dev
, pos
+ PCI_MSI_FLAGS
, msgctl
);
332 pci_write_config_dword(dev
, pos
+ PCI_MSI_ADDRESS_LO
,
334 if (entry
->msi_attrib
.is_64
) {
335 pci_write_config_dword(dev
, pos
+ PCI_MSI_ADDRESS_HI
,
337 pci_write_config_word(dev
, pos
+ PCI_MSI_DATA_64
,
340 pci_write_config_word(dev
, pos
+ PCI_MSI_DATA_32
,
347 void pci_write_msi_msg(unsigned int irq
, struct msi_msg
*msg
)
349 struct msi_desc
*entry
= irq_get_msi_desc(irq
);
351 __pci_write_msi_msg(entry
, msg
);
353 EXPORT_SYMBOL_GPL(pci_write_msi_msg
);
355 static void free_msi_irqs(struct pci_dev
*dev
)
357 struct list_head
*msi_list
= dev_to_msi_list(&dev
->dev
);
358 struct msi_desc
*entry
, *tmp
;
359 struct attribute
**msi_attrs
;
360 struct device_attribute
*dev_attr
;
363 for_each_pci_msi_entry(entry
, dev
)
365 for (i
= 0; i
< entry
->nvec_used
; i
++)
366 BUG_ON(irq_has_action(entry
->irq
+ i
));
368 pci_msi_teardown_msi_irqs(dev
);
370 list_for_each_entry_safe(entry
, tmp
, msi_list
, list
) {
371 if (entry
->msi_attrib
.is_msix
) {
372 if (list_is_last(&entry
->list
, msi_list
))
373 iounmap(entry
->mask_base
);
376 list_del(&entry
->list
);
380 if (dev
->msi_irq_groups
) {
381 sysfs_remove_groups(&dev
->dev
.kobj
, dev
->msi_irq_groups
);
382 msi_attrs
= dev
->msi_irq_groups
[0]->attrs
;
383 while (msi_attrs
[count
]) {
384 dev_attr
= container_of(msi_attrs
[count
],
385 struct device_attribute
, attr
);
386 kfree(dev_attr
->attr
.name
);
391 kfree(dev
->msi_irq_groups
[0]);
392 kfree(dev
->msi_irq_groups
);
393 dev
->msi_irq_groups
= NULL
;
397 static void pci_intx_for_msi(struct pci_dev
*dev
, int enable
)
399 if (!(dev
->dev_flags
& PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
))
400 pci_intx(dev
, enable
);
403 static void __pci_restore_msi_state(struct pci_dev
*dev
)
406 struct msi_desc
*entry
;
408 if (!dev
->msi_enabled
)
411 entry
= irq_get_msi_desc(dev
->irq
);
413 pci_intx_for_msi(dev
, 0);
414 pci_msi_set_enable(dev
, 0);
415 arch_restore_msi_irqs(dev
);
417 pci_read_config_word(dev
, dev
->msi_cap
+ PCI_MSI_FLAGS
, &control
);
418 msi_mask_irq(entry
, msi_mask(entry
->msi_attrib
.multi_cap
),
420 control
&= ~PCI_MSI_FLAGS_QSIZE
;
421 control
|= (entry
->msi_attrib
.multiple
<< 4) | PCI_MSI_FLAGS_ENABLE
;
422 pci_write_config_word(dev
, dev
->msi_cap
+ PCI_MSI_FLAGS
, control
);
425 static void __pci_restore_msix_state(struct pci_dev
*dev
)
427 struct msi_desc
*entry
;
429 if (!dev
->msix_enabled
)
431 BUG_ON(list_empty(dev_to_msi_list(&dev
->dev
)));
433 /* route the table */
434 pci_intx_for_msi(dev
, 0);
435 pci_msix_clear_and_set_ctrl(dev
, 0,
436 PCI_MSIX_FLAGS_ENABLE
| PCI_MSIX_FLAGS_MASKALL
);
438 arch_restore_msi_irqs(dev
);
439 for_each_pci_msi_entry(entry
, dev
)
440 msix_mask_irq(entry
, entry
->masked
);
442 pci_msix_clear_and_set_ctrl(dev
, PCI_MSIX_FLAGS_MASKALL
, 0);
445 void pci_restore_msi_state(struct pci_dev
*dev
)
447 __pci_restore_msi_state(dev
);
448 __pci_restore_msix_state(dev
);
450 EXPORT_SYMBOL_GPL(pci_restore_msi_state
);
452 static ssize_t
msi_mode_show(struct device
*dev
, struct device_attribute
*attr
,
455 struct msi_desc
*entry
;
459 retval
= kstrtoul(attr
->attr
.name
, 10, &irq
);
463 entry
= irq_get_msi_desc(irq
);
465 return sprintf(buf
, "%s\n",
466 entry
->msi_attrib
.is_msix
? "msix" : "msi");
471 static int populate_msi_sysfs(struct pci_dev
*pdev
)
473 struct attribute
**msi_attrs
;
474 struct attribute
*msi_attr
;
475 struct device_attribute
*msi_dev_attr
;
476 struct attribute_group
*msi_irq_group
;
477 const struct attribute_group
**msi_irq_groups
;
478 struct msi_desc
*entry
;
484 /* Determine how many msi entries we have */
485 for_each_pci_msi_entry(entry
, pdev
)
486 num_msi
+= entry
->nvec_used
;
490 /* Dynamically create the MSI attributes for the PCI device */
491 msi_attrs
= kzalloc(sizeof(void *) * (num_msi
+ 1), GFP_KERNEL
);
494 for_each_pci_msi_entry(entry
, pdev
) {
495 for (i
= 0; i
< entry
->nvec_used
; i
++) {
496 msi_dev_attr
= kzalloc(sizeof(*msi_dev_attr
), GFP_KERNEL
);
499 msi_attrs
[count
] = &msi_dev_attr
->attr
;
501 sysfs_attr_init(&msi_dev_attr
->attr
);
502 msi_dev_attr
->attr
.name
= kasprintf(GFP_KERNEL
, "%d",
504 if (!msi_dev_attr
->attr
.name
)
506 msi_dev_attr
->attr
.mode
= S_IRUGO
;
507 msi_dev_attr
->show
= msi_mode_show
;
512 msi_irq_group
= kzalloc(sizeof(*msi_irq_group
), GFP_KERNEL
);
515 msi_irq_group
->name
= "msi_irqs";
516 msi_irq_group
->attrs
= msi_attrs
;
518 msi_irq_groups
= kzalloc(sizeof(void *) * 2, GFP_KERNEL
);
520 goto error_irq_group
;
521 msi_irq_groups
[0] = msi_irq_group
;
523 ret
= sysfs_create_groups(&pdev
->dev
.kobj
, msi_irq_groups
);
525 goto error_irq_groups
;
526 pdev
->msi_irq_groups
= msi_irq_groups
;
531 kfree(msi_irq_groups
);
533 kfree(msi_irq_group
);
536 msi_attr
= msi_attrs
[count
];
538 msi_dev_attr
= container_of(msi_attr
, struct device_attribute
, attr
);
539 kfree(msi_attr
->name
);
542 msi_attr
= msi_attrs
[count
];
548 static struct msi_desc
*msi_setup_entry(struct pci_dev
*dev
, int nvec
)
551 struct msi_desc
*entry
;
553 /* MSI Entry Initialization */
554 entry
= alloc_msi_entry(&dev
->dev
);
558 pci_read_config_word(dev
, dev
->msi_cap
+ PCI_MSI_FLAGS
, &control
);
560 entry
->msi_attrib
.is_msix
= 0;
561 entry
->msi_attrib
.is_64
= !!(control
& PCI_MSI_FLAGS_64BIT
);
562 entry
->msi_attrib
.entry_nr
= 0;
563 entry
->msi_attrib
.maskbit
= !!(control
& PCI_MSI_FLAGS_MASKBIT
);
564 entry
->msi_attrib
.default_irq
= dev
->irq
; /* Save IOAPIC IRQ */
565 entry
->msi_attrib
.multi_cap
= (control
& PCI_MSI_FLAGS_QMASK
) >> 1;
566 entry
->msi_attrib
.multiple
= ilog2(__roundup_pow_of_two(nvec
));
567 entry
->nvec_used
= nvec
;
569 if (control
& PCI_MSI_FLAGS_64BIT
)
570 entry
->mask_pos
= dev
->msi_cap
+ PCI_MSI_MASK_64
;
572 entry
->mask_pos
= dev
->msi_cap
+ PCI_MSI_MASK_32
;
574 /* Save the initial mask status */
575 if (entry
->msi_attrib
.maskbit
)
576 pci_read_config_dword(dev
, entry
->mask_pos
, &entry
->masked
);
581 static int msi_verify_entries(struct pci_dev
*dev
)
583 struct msi_desc
*entry
;
585 for_each_pci_msi_entry(entry
, dev
) {
586 if (!dev
->no_64bit_msi
|| !entry
->msg
.address_hi
)
588 dev_err(&dev
->dev
, "Device has broken 64-bit MSI but arch"
589 " tried to assign one above 4G\n");
596 * msi_capability_init - configure device's MSI capability structure
597 * @dev: pointer to the pci_dev data structure of MSI device function
598 * @nvec: number of interrupts to allocate
600 * Setup the MSI capability structure of the device with the requested
601 * number of interrupts. A return value of zero indicates the successful
602 * setup of an entry with the new MSI irq. A negative return value indicates
603 * an error, and a positive return value indicates the number of interrupts
604 * which could have been allocated.
606 static int msi_capability_init(struct pci_dev
*dev
, int nvec
)
608 struct msi_desc
*entry
;
612 pci_msi_set_enable(dev
, 0); /* Disable MSI during set up */
614 entry
= msi_setup_entry(dev
, nvec
);
618 /* All MSIs are unmasked by default, Mask them all */
619 mask
= msi_mask(entry
->msi_attrib
.multi_cap
);
620 msi_mask_irq(entry
, mask
, mask
);
622 list_add_tail(&entry
->list
, dev_to_msi_list(&dev
->dev
));
624 /* Configure MSI capability structure */
625 ret
= pci_msi_setup_msi_irqs(dev
, nvec
, PCI_CAP_ID_MSI
);
627 msi_mask_irq(entry
, mask
, ~mask
);
632 ret
= msi_verify_entries(dev
);
634 msi_mask_irq(entry
, mask
, ~mask
);
639 ret
= populate_msi_sysfs(dev
);
641 msi_mask_irq(entry
, mask
, ~mask
);
646 /* Set MSI enabled bits */
647 pci_intx_for_msi(dev
, 0);
648 pci_msi_set_enable(dev
, 1);
649 dev
->msi_enabled
= 1;
651 pcibios_free_irq(dev
);
652 dev
->irq
= entry
->irq
;
656 static void __iomem
*msix_map_region(struct pci_dev
*dev
, unsigned nr_entries
)
658 resource_size_t phys_addr
;
663 pci_read_config_dword(dev
, dev
->msix_cap
+ PCI_MSIX_TABLE
,
665 bir
= (u8
)(table_offset
& PCI_MSIX_TABLE_BIR
);
666 flags
= pci_resource_flags(dev
, bir
);
667 if (!flags
|| (flags
& IORESOURCE_UNSET
))
670 table_offset
&= PCI_MSIX_TABLE_OFFSET
;
671 phys_addr
= pci_resource_start(dev
, bir
) + table_offset
;
673 return ioremap_nocache(phys_addr
, nr_entries
* PCI_MSIX_ENTRY_SIZE
);
676 static int msix_setup_entries(struct pci_dev
*dev
, void __iomem
*base
,
677 struct msix_entry
*entries
, int nvec
)
679 struct msi_desc
*entry
;
682 for (i
= 0; i
< nvec
; i
++) {
683 entry
= alloc_msi_entry(&dev
->dev
);
689 /* No enough memory. Don't try again */
693 entry
->msi_attrib
.is_msix
= 1;
694 entry
->msi_attrib
.is_64
= 1;
695 entry
->msi_attrib
.entry_nr
= entries
[i
].entry
;
696 entry
->msi_attrib
.default_irq
= dev
->irq
;
697 entry
->mask_base
= base
;
698 entry
->nvec_used
= 1;
700 list_add_tail(&entry
->list
, dev_to_msi_list(&dev
->dev
));
706 static void msix_program_entries(struct pci_dev
*dev
,
707 struct msix_entry
*entries
)
709 struct msi_desc
*entry
;
712 for_each_pci_msi_entry(entry
, dev
) {
713 int offset
= entries
[i
].entry
* PCI_MSIX_ENTRY_SIZE
+
714 PCI_MSIX_ENTRY_VECTOR_CTRL
;
716 entries
[i
].vector
= entry
->irq
;
717 entry
->masked
= readl(entry
->mask_base
+ offset
);
718 msix_mask_irq(entry
, 1);
724 * msix_capability_init - configure device's MSI-X capability
725 * @dev: pointer to the pci_dev data structure of MSI-X device function
726 * @entries: pointer to an array of struct msix_entry entries
727 * @nvec: number of @entries
729 * Setup the MSI-X capability structure of device function with a
730 * single MSI-X irq. A return of zero indicates the successful setup of
731 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
733 static int msix_capability_init(struct pci_dev
*dev
,
734 struct msix_entry
*entries
, int nvec
)
740 /* Ensure MSI-X is disabled while it is set up */
741 pci_msix_clear_and_set_ctrl(dev
, PCI_MSIX_FLAGS_ENABLE
, 0);
743 pci_read_config_word(dev
, dev
->msix_cap
+ PCI_MSIX_FLAGS
, &control
);
744 /* Request & Map MSI-X table region */
745 base
= msix_map_region(dev
, msix_table_size(control
));
749 ret
= msix_setup_entries(dev
, base
, entries
, nvec
);
753 ret
= pci_msi_setup_msi_irqs(dev
, nvec
, PCI_CAP_ID_MSIX
);
757 /* Check if all MSI entries honor device restrictions */
758 ret
= msi_verify_entries(dev
);
763 * Some devices require MSI-X to be enabled before we can touch the
764 * MSI-X registers. We need to mask all the vectors to prevent
765 * interrupts coming in before they're fully set up.
767 pci_msix_clear_and_set_ctrl(dev
, 0,
768 PCI_MSIX_FLAGS_MASKALL
| PCI_MSIX_FLAGS_ENABLE
);
770 msix_program_entries(dev
, entries
);
772 ret
= populate_msi_sysfs(dev
);
776 /* Set MSI-X enabled bits and unmask the function */
777 pci_intx_for_msi(dev
, 0);
778 dev
->msix_enabled
= 1;
779 pci_msix_clear_and_set_ctrl(dev
, PCI_MSIX_FLAGS_MASKALL
, 0);
781 pcibios_free_irq(dev
);
787 * If we had some success, report the number of irqs
788 * we succeeded in setting up.
790 struct msi_desc
*entry
;
793 for_each_pci_msi_entry(entry
, dev
) {
808 * pci_msi_supported - check whether MSI may be enabled on a device
809 * @dev: pointer to the pci_dev data structure of MSI device function
810 * @nvec: how many MSIs have been requested ?
812 * Look at global flags, the device itself, and its parent buses
813 * to determine if MSI/-X are supported for the device. If MSI/-X is
814 * supported return 1, else return 0.
816 static int pci_msi_supported(struct pci_dev
*dev
, int nvec
)
820 /* MSI must be globally enabled and supported by the device */
824 if (!dev
|| dev
->no_msi
|| dev
->current_state
!= PCI_D0
)
828 * You can't ask to have 0 or less MSIs configured.
830 * b) the list manipulation code assumes nvec >= 1.
836 * Any bridge which does NOT route MSI transactions from its
837 * secondary bus to its primary bus must set NO_MSI flag on
838 * the secondary pci_bus.
839 * We expect only arch-specific PCI host bus controller driver
840 * or quirks for specific PCI bridges to be setting NO_MSI.
842 for (bus
= dev
->bus
; bus
; bus
= bus
->parent
)
843 if (bus
->bus_flags
& PCI_BUS_FLAGS_NO_MSI
)
850 * pci_msi_vec_count - Return the number of MSI vectors a device can send
851 * @dev: device to report about
853 * This function returns the number of MSI vectors a device requested via
854 * Multiple Message Capable register. It returns a negative errno if the
855 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
856 * and returns a power of two, up to a maximum of 2^5 (32), according to the
859 int pci_msi_vec_count(struct pci_dev
*dev
)
867 pci_read_config_word(dev
, dev
->msi_cap
+ PCI_MSI_FLAGS
, &msgctl
);
868 ret
= 1 << ((msgctl
& PCI_MSI_FLAGS_QMASK
) >> 1);
872 EXPORT_SYMBOL(pci_msi_vec_count
);
874 void pci_msi_shutdown(struct pci_dev
*dev
)
876 struct msi_desc
*desc
;
879 if (!pci_msi_enable
|| !dev
|| !dev
->msi_enabled
)
882 BUG_ON(list_empty(dev_to_msi_list(&dev
->dev
)));
883 desc
= first_pci_msi_entry(dev
);
885 pci_msi_set_enable(dev
, 0);
886 pci_intx_for_msi(dev
, 1);
887 dev
->msi_enabled
= 0;
889 /* Return the device with MSI unmasked as initial states */
890 mask
= msi_mask(desc
->msi_attrib
.multi_cap
);
891 /* Keep cached state to be restored */
892 __pci_msi_desc_mask_irq(desc
, mask
, ~mask
);
894 /* Restore dev->irq to its default pin-assertion irq */
895 dev
->irq
= desc
->msi_attrib
.default_irq
;
896 pcibios_alloc_irq(dev
);
899 void pci_disable_msi(struct pci_dev
*dev
)
901 if (!pci_msi_enable
|| !dev
|| !dev
->msi_enabled
)
904 pci_msi_shutdown(dev
);
907 EXPORT_SYMBOL(pci_disable_msi
);
910 * pci_msix_vec_count - return the number of device's MSI-X table entries
911 * @dev: pointer to the pci_dev data structure of MSI-X device function
912 * This function returns the number of device's MSI-X table entries and
913 * therefore the number of MSI-X vectors device is capable of sending.
914 * It returns a negative errno if the device is not capable of sending MSI-X
917 int pci_msix_vec_count(struct pci_dev
*dev
)
924 pci_read_config_word(dev
, dev
->msix_cap
+ PCI_MSIX_FLAGS
, &control
);
925 return msix_table_size(control
);
927 EXPORT_SYMBOL(pci_msix_vec_count
);
930 * pci_enable_msix - configure device's MSI-X capability structure
931 * @dev: pointer to the pci_dev data structure of MSI-X device function
932 * @entries: pointer to an array of MSI-X entries
933 * @nvec: number of MSI-X irqs requested for allocation by device driver
935 * Setup the MSI-X capability structure of device function with the number
936 * of requested irqs upon its software driver call to request for
937 * MSI-X mode enabled on its hardware device function. A return of zero
938 * indicates the successful configuration of MSI-X capability structure
939 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
940 * Or a return of > 0 indicates that driver request is exceeding the number
941 * of irqs or MSI-X vectors available. Driver should use the returned value to
942 * re-send its request.
944 int pci_enable_msix(struct pci_dev
*dev
, struct msix_entry
*entries
, int nvec
)
949 if (!pci_msi_supported(dev
, nvec
))
955 nr_entries
= pci_msix_vec_count(dev
);
958 if (nvec
> nr_entries
)
961 /* Check for any invalid entries */
962 for (i
= 0; i
< nvec
; i
++) {
963 if (entries
[i
].entry
>= nr_entries
)
964 return -EINVAL
; /* invalid entry */
965 for (j
= i
+ 1; j
< nvec
; j
++) {
966 if (entries
[i
].entry
== entries
[j
].entry
)
967 return -EINVAL
; /* duplicate entry */
970 WARN_ON(!!dev
->msix_enabled
);
972 /* Check whether driver already requested for MSI irq */
973 if (dev
->msi_enabled
) {
974 dev_info(&dev
->dev
, "can't enable MSI-X (MSI IRQ already assigned)\n");
977 return msix_capability_init(dev
, entries
, nvec
);
979 EXPORT_SYMBOL(pci_enable_msix
);
981 void pci_msix_shutdown(struct pci_dev
*dev
)
983 struct msi_desc
*entry
;
985 if (!pci_msi_enable
|| !dev
|| !dev
->msix_enabled
)
988 /* Return the device with MSI-X masked as initial states */
989 for_each_pci_msi_entry(entry
, dev
) {
990 /* Keep cached states to be restored */
991 __pci_msix_desc_mask_irq(entry
, 1);
994 pci_msix_clear_and_set_ctrl(dev
, PCI_MSIX_FLAGS_ENABLE
, 0);
995 pci_intx_for_msi(dev
, 1);
996 dev
->msix_enabled
= 0;
997 pcibios_alloc_irq(dev
);
1000 void pci_disable_msix(struct pci_dev
*dev
)
1002 if (!pci_msi_enable
|| !dev
|| !dev
->msix_enabled
)
1005 pci_msix_shutdown(dev
);
1008 EXPORT_SYMBOL(pci_disable_msix
);
1010 void pci_no_msi(void)
1016 * pci_msi_enabled - is MSI enabled?
1018 * Returns true if MSI has not been disabled by the command-line option
1021 int pci_msi_enabled(void)
1023 return pci_msi_enable
;
1025 EXPORT_SYMBOL(pci_msi_enabled
);
1027 void pci_msi_init_pci_dev(struct pci_dev
*dev
)
1032 * pci_enable_msi_range - configure device's MSI capability structure
1033 * @dev: device to configure
1034 * @minvec: minimal number of interrupts to configure
1035 * @maxvec: maximum number of interrupts to configure
1037 * This function tries to allocate a maximum possible number of interrupts in a
1038 * range between @minvec and @maxvec. It returns a negative errno if an error
1039 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1040 * and updates the @dev's irq member to the lowest new interrupt number;
1041 * the other interrupt numbers allocated to this device are consecutive.
1043 int pci_enable_msi_range(struct pci_dev
*dev
, int minvec
, int maxvec
)
1048 if (!pci_msi_supported(dev
, minvec
))
1051 WARN_ON(!!dev
->msi_enabled
);
1053 /* Check whether driver already requested MSI-X irqs */
1054 if (dev
->msix_enabled
) {
1056 "can't enable MSI (MSI-X already enabled)\n");
1060 if (maxvec
< minvec
)
1063 nvec
= pci_msi_vec_count(dev
);
1066 else if (nvec
< minvec
)
1068 else if (nvec
> maxvec
)
1072 rc
= msi_capability_init(dev
, nvec
);
1075 } else if (rc
> 0) {
1084 EXPORT_SYMBOL(pci_enable_msi_range
);
1087 * pci_enable_msix_range - configure device's MSI-X capability structure
1088 * @dev: pointer to the pci_dev data structure of MSI-X device function
1089 * @entries: pointer to an array of MSI-X entries
1090 * @minvec: minimum number of MSI-X irqs requested
1091 * @maxvec: maximum number of MSI-X irqs requested
1093 * Setup the MSI-X capability structure of device function with a maximum
1094 * possible number of interrupts in the range between @minvec and @maxvec
1095 * upon its software driver call to request for MSI-X mode enabled on its
1096 * hardware device function. It returns a negative errno if an error occurs.
1097 * If it succeeds, it returns the actual number of interrupts allocated and
1098 * indicates the successful configuration of MSI-X capability structure
1099 * with new allocated MSI-X interrupts.
1101 int pci_enable_msix_range(struct pci_dev
*dev
, struct msix_entry
*entries
,
1102 int minvec
, int maxvec
)
1107 if (maxvec
< minvec
)
1111 rc
= pci_enable_msix(dev
, entries
, nvec
);
1114 } else if (rc
> 0) {
1123 EXPORT_SYMBOL(pci_enable_msix_range
);
1125 struct pci_dev
*msi_desc_to_pci_dev(struct msi_desc
*desc
)
1127 return to_pci_dev(desc
->dev
);
1130 void *msi_desc_to_pci_sysdata(struct msi_desc
*desc
)
1132 struct pci_dev
*dev
= msi_desc_to_pci_dev(desc
);
1134 return dev
->bus
->sysdata
;
1136 EXPORT_SYMBOL_GPL(msi_desc_to_pci_sysdata
);
1138 #ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
1140 * pci_msi_domain_write_msg - Helper to write MSI message to PCI config space
1141 * @irq_data: Pointer to interrupt data of the MSI interrupt
1142 * @msg: Pointer to the message
1144 void pci_msi_domain_write_msg(struct irq_data
*irq_data
, struct msi_msg
*msg
)
1146 struct msi_desc
*desc
= irq_data_get_msi_desc(irq_data
);
1149 * For MSI-X desc->irq is always equal to irq_data->irq. For
1150 * MSI only the first interrupt of MULTI MSI passes the test.
1152 if (desc
->irq
== irq_data
->irq
)
1153 __pci_write_msi_msg(desc
, msg
);
1157 * pci_msi_domain_calc_hwirq - Generate a unique ID for an MSI source
1158 * @dev: Pointer to the PCI device
1159 * @desc: Pointer to the msi descriptor
1161 * The ID number is only used within the irqdomain.
1163 irq_hw_number_t
pci_msi_domain_calc_hwirq(struct pci_dev
*dev
,
1164 struct msi_desc
*desc
)
1166 return (irq_hw_number_t
)desc
->msi_attrib
.entry_nr
|
1167 PCI_DEVID(dev
->bus
->number
, dev
->devfn
) << 11 |
1168 (pci_domain_nr(dev
->bus
) & 0xFFFFFFFF) << 27;
1171 static inline bool pci_msi_desc_is_multi_msi(struct msi_desc
*desc
)
1173 return !desc
->msi_attrib
.is_msix
&& desc
->nvec_used
> 1;
1177 * pci_msi_domain_check_cap - Verify that @domain supports the capabilities for @dev
1178 * @domain: The interrupt domain to check
1179 * @info: The domain info for verification
1180 * @dev: The device to check
1183 * 0 if the functionality is supported
1184 * 1 if Multi MSI is requested, but the domain does not support it
1185 * -ENOTSUPP otherwise
1187 int pci_msi_domain_check_cap(struct irq_domain
*domain
,
1188 struct msi_domain_info
*info
, struct device
*dev
)
1190 struct msi_desc
*desc
= first_pci_msi_entry(to_pci_dev(dev
));
1192 /* Special handling to support pci_enable_msi_range() */
1193 if (pci_msi_desc_is_multi_msi(desc
) &&
1194 !(info
->flags
& MSI_FLAG_MULTI_PCI_MSI
))
1196 else if (desc
->msi_attrib
.is_msix
&& !(info
->flags
& MSI_FLAG_PCI_MSIX
))
1202 static int pci_msi_domain_handle_error(struct irq_domain
*domain
,
1203 struct msi_desc
*desc
, int error
)
1205 /* Special handling to support pci_enable_msi_range() */
1206 if (pci_msi_desc_is_multi_msi(desc
) && error
== -ENOSPC
)
1212 #ifdef GENERIC_MSI_DOMAIN_OPS
1213 static void pci_msi_domain_set_desc(msi_alloc_info_t
*arg
,
1214 struct msi_desc
*desc
)
1217 arg
->hwirq
= pci_msi_domain_calc_hwirq(msi_desc_to_pci_dev(desc
),
1221 #define pci_msi_domain_set_desc NULL
1224 static struct msi_domain_ops pci_msi_domain_ops_default
= {
1225 .set_desc
= pci_msi_domain_set_desc
,
1226 .msi_check
= pci_msi_domain_check_cap
,
1227 .handle_error
= pci_msi_domain_handle_error
,
1230 static void pci_msi_domain_update_dom_ops(struct msi_domain_info
*info
)
1232 struct msi_domain_ops
*ops
= info
->ops
;
1235 info
->ops
= &pci_msi_domain_ops_default
;
1237 if (ops
->set_desc
== NULL
)
1238 ops
->set_desc
= pci_msi_domain_set_desc
;
1239 if (ops
->msi_check
== NULL
)
1240 ops
->msi_check
= pci_msi_domain_check_cap
;
1241 if (ops
->handle_error
== NULL
)
1242 ops
->handle_error
= pci_msi_domain_handle_error
;
1246 static void pci_msi_domain_update_chip_ops(struct msi_domain_info
*info
)
1248 struct irq_chip
*chip
= info
->chip
;
1251 if (!chip
->irq_write_msi_msg
)
1252 chip
->irq_write_msi_msg
= pci_msi_domain_write_msg
;
1253 if (!chip
->irq_mask
)
1254 chip
->irq_mask
= pci_msi_mask_irq
;
1255 if (!chip
->irq_unmask
)
1256 chip
->irq_unmask
= pci_msi_unmask_irq
;
1260 * pci_msi_create_irq_domain - Create a MSI interrupt domain
1261 * @fwnode: Optional fwnode of the interrupt controller
1262 * @info: MSI domain info
1263 * @parent: Parent irq domain
1265 * Updates the domain and chip ops and creates a MSI interrupt domain.
1268 * A domain pointer or NULL in case of failure.
1270 struct irq_domain
*pci_msi_create_irq_domain(struct fwnode_handle
*fwnode
,
1271 struct msi_domain_info
*info
,
1272 struct irq_domain
*parent
)
1274 struct irq_domain
*domain
;
1276 if (info
->flags
& MSI_FLAG_USE_DEF_DOM_OPS
)
1277 pci_msi_domain_update_dom_ops(info
);
1278 if (info
->flags
& MSI_FLAG_USE_DEF_CHIP_OPS
)
1279 pci_msi_domain_update_chip_ops(info
);
1281 info
->flags
|= MSI_FLAG_ACTIVATE_EARLY
;
1283 domain
= msi_create_irq_domain(fwnode
, info
, parent
);
1287 domain
->bus_token
= DOMAIN_BUS_PCI_MSI
;
1292 * pci_msi_domain_alloc_irqs - Allocate interrupts for @dev in @domain
1293 * @domain: The interrupt domain to allocate from
1294 * @dev: The device for which to allocate
1295 * @nvec: The number of interrupts to allocate
1296 * @type: Unused to allow simpler migration from the arch_XXX interfaces
1299 * A virtual interrupt number or an error code in case of failure
1301 int pci_msi_domain_alloc_irqs(struct irq_domain
*domain
, struct pci_dev
*dev
,
1304 return msi_domain_alloc_irqs(domain
, &dev
->dev
, nvec
);
1308 * pci_msi_domain_free_irqs - Free interrupts for @dev in @domain
1309 * @domain: The interrupt domain
1310 * @dev: The device for which to free interrupts
1312 void pci_msi_domain_free_irqs(struct irq_domain
*domain
, struct pci_dev
*dev
)
1314 msi_domain_free_irqs(domain
, &dev
->dev
);
1318 * pci_msi_create_default_irq_domain - Create a default MSI interrupt domain
1319 * @fwnode: Optional fwnode of the interrupt controller
1320 * @info: MSI domain info
1321 * @parent: Parent irq domain
1323 * Returns: A domain pointer or NULL in case of failure. If successful
1324 * the default PCI/MSI irqdomain pointer is updated.
1326 struct irq_domain
*pci_msi_create_default_irq_domain(struct fwnode_handle
*fwnode
,
1327 struct msi_domain_info
*info
, struct irq_domain
*parent
)
1329 struct irq_domain
*domain
;
1331 mutex_lock(&pci_msi_domain_lock
);
1332 if (pci_msi_default_domain
) {
1333 pr_err("PCI: default irq domain for PCI MSI has already been created.\n");
1336 domain
= pci_msi_create_irq_domain(fwnode
, info
, parent
);
1337 pci_msi_default_domain
= domain
;
1339 mutex_unlock(&pci_msi_domain_lock
);
1344 static int get_msi_id_cb(struct pci_dev
*pdev
, u16 alias
, void *data
)
1352 * pci_msi_domain_get_msi_rid - Get the MSI requester id (RID)
1353 * @domain: The interrupt domain
1354 * @pdev: The PCI device.
1356 * The RID for a device is formed from the alias, with a firmware
1357 * supplied mapping applied
1361 u32
pci_msi_domain_get_msi_rid(struct irq_domain
*domain
, struct pci_dev
*pdev
)
1363 struct device_node
*of_node
;
1366 pci_for_each_dma_alias(pdev
, get_msi_id_cb
, &rid
);
1368 of_node
= irq_domain_get_of_node(domain
);
1370 rid
= of_msi_map_rid(&pdev
->dev
, of_node
, rid
);
1376 * pci_msi_get_device_domain - Get the MSI domain for a given PCI device
1377 * @pdev: The PCI device
1379 * Use the firmware data to find a device-specific MSI domain
1380 * (i.e. not one that is ste as a default).
1382 * Returns: The coresponding MSI domain or NULL if none has been found.
1384 struct irq_domain
*pci_msi_get_device_domain(struct pci_dev
*pdev
)
1388 pci_for_each_dma_alias(pdev
, get_msi_id_cb
, &rid
);
1389 return of_msi_map_get_device_domain(&pdev
->dev
, rid
);
1391 #endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */