inet: frag: enforce memory limits earlier
[linux/fpc-iii.git] / drivers / usb / host / xhci.h
blobb9181281aa9e04091115f3067f914dbd187e7d4f
2 /*
3 * xHCI host controller driver
5 * Copyright (C) 2008 Intel Corp.
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software Foundation,
21 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 #ifndef __LINUX_XHCI_HCD_H
25 #define __LINUX_XHCI_HCD_H
27 #include <linux/usb.h>
28 #include <linux/timer.h>
29 #include <linux/kernel.h>
30 #include <linux/usb/hcd.h>
31 #include <linux/io-64-nonatomic-lo-hi.h>
33 /* Code sharing between pci-quirks and xhci hcd */
34 #include "xhci-ext-caps.h"
35 #include "pci-quirks.h"
37 /* xHCI PCI Configuration Registers */
38 #define XHCI_SBRN_OFFSET (0x60)
40 /* Max number of USB devices for any host controller - limit in section 6.1 */
41 #define MAX_HC_SLOTS 256
42 /* Section 5.3.3 - MaxPorts */
43 #define MAX_HC_PORTS 127
46 * xHCI register interface.
47 * This corresponds to the eXtensible Host Controller Interface (xHCI)
48 * Revision 0.95 specification
51 /**
52 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
53 * @hc_capbase: length of the capabilities register and HC version number
54 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
55 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
56 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
57 * @hcc_params: HCCPARAMS - Capability Parameters
58 * @db_off: DBOFF - Doorbell array offset
59 * @run_regs_off: RTSOFF - Runtime register space offset
60 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
62 struct xhci_cap_regs {
63 __le32 hc_capbase;
64 __le32 hcs_params1;
65 __le32 hcs_params2;
66 __le32 hcs_params3;
67 __le32 hcc_params;
68 __le32 db_off;
69 __le32 run_regs_off;
70 __le32 hcc_params2; /* xhci 1.1 */
71 /* Reserved up to (CAPLENGTH - 0x1C) */
74 /* hc_capbase bitmasks */
75 /* bits 7:0 - how long is the Capabilities register */
76 #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
77 /* bits 31:16 */
78 #define HC_VERSION(p) (((p) >> 16) & 0xffff)
80 /* HCSPARAMS1 - hcs_params1 - bitmasks */
81 /* bits 0:7, Max Device Slots */
82 #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
83 #define HCS_SLOTS_MASK 0xff
84 /* bits 8:18, Max Interrupters */
85 #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
86 /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
87 #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
89 /* HCSPARAMS2 - hcs_params2 - bitmasks */
90 /* bits 0:3, frames or uframes that SW needs to queue transactions
91 * ahead of the HW to meet periodic deadlines */
92 #define HCS_IST(p) (((p) >> 0) & 0xf)
93 /* bits 4:7, max number of Event Ring segments */
94 #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
95 /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
96 /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
97 /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
98 #define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
100 /* HCSPARAMS3 - hcs_params3 - bitmasks */
101 /* bits 0:7, Max U1 to U0 latency for the roothub ports */
102 #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
103 /* bits 16:31, Max U2 to U0 latency for the roothub ports */
104 #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
106 /* HCCPARAMS - hcc_params - bitmasks */
107 /* true: HC can use 64-bit address pointers */
108 #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
109 /* true: HC can do bandwidth negotiation */
110 #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
111 /* true: HC uses 64-byte Device Context structures
112 * FIXME 64-byte context structures aren't supported yet.
114 #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
115 /* true: HC has port power switches */
116 #define HCC_PPC(p) ((p) & (1 << 3))
117 /* true: HC has port indicators */
118 #define HCS_INDICATOR(p) ((p) & (1 << 4))
119 /* true: HC has Light HC Reset Capability */
120 #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
121 /* true: HC supports latency tolerance messaging */
122 #define HCC_LTC(p) ((p) & (1 << 6))
123 /* true: no secondary Stream ID Support */
124 #define HCC_NSS(p) ((p) & (1 << 7))
125 /* true: HC supports Stopped - Short Packet */
126 #define HCC_SPC(p) ((p) & (1 << 9))
127 /* true: HC has Contiguous Frame ID Capability */
128 #define HCC_CFC(p) ((p) & (1 << 11))
129 /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
130 #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
131 /* Extended Capabilities pointer from PCI base - section 5.3.6 */
132 #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
134 /* db_off bitmask - bits 0:1 reserved */
135 #define DBOFF_MASK (~0x3)
137 /* run_regs_off bitmask - bits 0:4 reserved */
138 #define RTSOFF_MASK (~0x1f)
140 /* HCCPARAMS2 - hcc_params2 - bitmasks */
141 /* true: HC supports U3 entry Capability */
142 #define HCC2_U3C(p) ((p) & (1 << 0))
143 /* true: HC supports Configure endpoint command Max exit latency too large */
144 #define HCC2_CMC(p) ((p) & (1 << 1))
145 /* true: HC supports Force Save context Capability */
146 #define HCC2_FSC(p) ((p) & (1 << 2))
147 /* true: HC supports Compliance Transition Capability */
148 #define HCC2_CTC(p) ((p) & (1 << 3))
149 /* true: HC support Large ESIT payload Capability > 48k */
150 #define HCC2_LEC(p) ((p) & (1 << 4))
151 /* true: HC support Configuration Information Capability */
152 #define HCC2_CIC(p) ((p) & (1 << 5))
153 /* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
154 #define HCC2_ETC(p) ((p) & (1 << 6))
156 /* Number of registers per port */
157 #define NUM_PORT_REGS 4
159 #define PORTSC 0
160 #define PORTPMSC 1
161 #define PORTLI 2
162 #define PORTHLPMC 3
165 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
166 * @command: USBCMD - xHC command register
167 * @status: USBSTS - xHC status register
168 * @page_size: This indicates the page size that the host controller
169 * supports. If bit n is set, the HC supports a page size
170 * of 2^(n+12), up to a 128MB page size.
171 * 4K is the minimum page size.
172 * @cmd_ring: CRP - 64-bit Command Ring Pointer
173 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
174 * @config_reg: CONFIG - Configure Register
175 * @port_status_base: PORTSCn - base address for Port Status and Control
176 * Each port has a Port Status and Control register,
177 * followed by a Port Power Management Status and Control
178 * register, a Port Link Info register, and a reserved
179 * register.
180 * @port_power_base: PORTPMSCn - base address for
181 * Port Power Management Status and Control
182 * @port_link_base: PORTLIn - base address for Port Link Info (current
183 * Link PM state and control) for USB 2.1 and USB 3.0
184 * devices.
186 struct xhci_op_regs {
187 __le32 command;
188 __le32 status;
189 __le32 page_size;
190 __le32 reserved1;
191 __le32 reserved2;
192 __le32 dev_notification;
193 __le64 cmd_ring;
194 /* rsvd: offset 0x20-2F */
195 __le32 reserved3[4];
196 __le64 dcbaa_ptr;
197 __le32 config_reg;
198 /* rsvd: offset 0x3C-3FF */
199 __le32 reserved4[241];
200 /* port 1 registers, which serve as a base address for other ports */
201 __le32 port_status_base;
202 __le32 port_power_base;
203 __le32 port_link_base;
204 __le32 reserved5;
205 /* registers for ports 2-255 */
206 __le32 reserved6[NUM_PORT_REGS*254];
209 /* USBCMD - USB command - command bitmasks */
210 /* start/stop HC execution - do not write unless HC is halted*/
211 #define CMD_RUN XHCI_CMD_RUN
212 /* Reset HC - resets internal HC state machine and all registers (except
213 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
214 * The xHCI driver must reinitialize the xHC after setting this bit.
216 #define CMD_RESET (1 << 1)
217 /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
218 #define CMD_EIE XHCI_CMD_EIE
219 /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
220 #define CMD_HSEIE XHCI_CMD_HSEIE
221 /* bits 4:6 are reserved (and should be preserved on writes). */
222 /* light reset (port status stays unchanged) - reset completed when this is 0 */
223 #define CMD_LRESET (1 << 7)
224 /* host controller save/restore state. */
225 #define CMD_CSS (1 << 8)
226 #define CMD_CRS (1 << 9)
227 /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
228 #define CMD_EWE XHCI_CMD_EWE
229 /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
230 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
231 * '0' means the xHC can power it off if all ports are in the disconnect,
232 * disabled, or powered-off state.
234 #define CMD_PM_INDEX (1 << 11)
235 /* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
236 #define CMD_ETE (1 << 14)
237 /* bits 15:31 are reserved (and should be preserved on writes). */
239 /* IMAN - Interrupt Management Register */
240 #define IMAN_IE (1 << 1)
241 #define IMAN_IP (1 << 0)
243 /* USBSTS - USB status - status bitmasks */
244 /* HC not running - set to 1 when run/stop bit is cleared. */
245 #define STS_HALT XHCI_STS_HALT
246 /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
247 #define STS_FATAL (1 << 2)
248 /* event interrupt - clear this prior to clearing any IP flags in IR set*/
249 #define STS_EINT (1 << 3)
250 /* port change detect */
251 #define STS_PORT (1 << 4)
252 /* bits 5:7 reserved and zeroed */
253 /* save state status - '1' means xHC is saving state */
254 #define STS_SAVE (1 << 8)
255 /* restore state status - '1' means xHC is restoring state */
256 #define STS_RESTORE (1 << 9)
257 /* true: save or restore error */
258 #define STS_SRE (1 << 10)
259 /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
260 #define STS_CNR XHCI_STS_CNR
261 /* true: internal Host Controller Error - SW needs to reset and reinitialize */
262 #define STS_HCE (1 << 12)
263 /* bits 13:31 reserved and should be preserved */
266 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
267 * Generate a device notification event when the HC sees a transaction with a
268 * notification type that matches a bit set in this bit field.
270 #define DEV_NOTE_MASK (0xffff)
271 #define ENABLE_DEV_NOTE(x) (1 << (x))
272 /* Most of the device notification types should only be used for debug.
273 * SW does need to pay attention to function wake notifications.
275 #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
277 /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
278 /* bit 0 is the command ring cycle state */
279 /* stop ring operation after completion of the currently executing command */
280 #define CMD_RING_PAUSE (1 << 1)
281 /* stop ring immediately - abort the currently executing command */
282 #define CMD_RING_ABORT (1 << 2)
283 /* true: command ring is running */
284 #define CMD_RING_RUNNING (1 << 3)
285 /* bits 4:5 reserved and should be preserved */
286 /* Command Ring pointer - bit mask for the lower 32 bits. */
287 #define CMD_RING_RSVD_BITS (0x3f)
289 /* CONFIG - Configure Register - config_reg bitmasks */
290 /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
291 #define MAX_DEVS(p) ((p) & 0xff)
292 /* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
293 #define CONFIG_U3E (1 << 8)
294 /* bit 9: Configuration Information Enable, xhci 1.1 */
295 #define CONFIG_CIE (1 << 9)
296 /* bits 10:31 - reserved and should be preserved */
298 /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
299 /* true: device connected */
300 #define PORT_CONNECT (1 << 0)
301 /* true: port enabled */
302 #define PORT_PE (1 << 1)
303 /* bit 2 reserved and zeroed */
304 /* true: port has an over-current condition */
305 #define PORT_OC (1 << 3)
306 /* true: port reset signaling asserted */
307 #define PORT_RESET (1 << 4)
308 /* Port Link State - bits 5:8
309 * A read gives the current link PM state of the port,
310 * a write with Link State Write Strobe set sets the link state.
312 #define PORT_PLS_MASK (0xf << 5)
313 #define XDEV_U0 (0x0 << 5)
314 #define XDEV_U2 (0x2 << 5)
315 #define XDEV_U3 (0x3 << 5)
316 #define XDEV_INACTIVE (0x6 << 5)
317 #define XDEV_POLLING (0x7 << 5)
318 #define XDEV_COMP_MODE (0xa << 5)
319 #define XDEV_RESUME (0xf << 5)
320 /* true: port has power (see HCC_PPC) */
321 #define PORT_POWER (1 << 9)
322 /* bits 10:13 indicate device speed:
323 * 0 - undefined speed - port hasn't be initialized by a reset yet
324 * 1 - full speed
325 * 2 - low speed
326 * 3 - high speed
327 * 4 - super speed
328 * 5-15 reserved
330 #define DEV_SPEED_MASK (0xf << 10)
331 #define XDEV_FS (0x1 << 10)
332 #define XDEV_LS (0x2 << 10)
333 #define XDEV_HS (0x3 << 10)
334 #define XDEV_SS (0x4 << 10)
335 #define XDEV_SSP (0x5 << 10)
336 #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
337 #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
338 #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
339 #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
340 #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
341 #define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
342 #define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
343 #define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
345 /* Bits 20:23 in the Slot Context are the speed for the device */
346 #define SLOT_SPEED_FS (XDEV_FS << 10)
347 #define SLOT_SPEED_LS (XDEV_LS << 10)
348 #define SLOT_SPEED_HS (XDEV_HS << 10)
349 #define SLOT_SPEED_SS (XDEV_SS << 10)
350 #define SLOT_SPEED_SSP (XDEV_SSP << 10)
351 /* Port Indicator Control */
352 #define PORT_LED_OFF (0 << 14)
353 #define PORT_LED_AMBER (1 << 14)
354 #define PORT_LED_GREEN (2 << 14)
355 #define PORT_LED_MASK (3 << 14)
356 /* Port Link State Write Strobe - set this when changing link state */
357 #define PORT_LINK_STROBE (1 << 16)
358 /* true: connect status change */
359 #define PORT_CSC (1 << 17)
360 /* true: port enable change */
361 #define PORT_PEC (1 << 18)
362 /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
363 * into an enabled state, and the device into the default state. A "warm" reset
364 * also resets the link, forcing the device through the link training sequence.
365 * SW can also look at the Port Reset register to see when warm reset is done.
367 #define PORT_WRC (1 << 19)
368 /* true: over-current change */
369 #define PORT_OCC (1 << 20)
370 /* true: reset change - 1 to 0 transition of PORT_RESET */
371 #define PORT_RC (1 << 21)
372 /* port link status change - set on some port link state transitions:
373 * Transition Reason
374 * ------------------------------------------------------------------------------
375 * - U3 to Resume Wakeup signaling from a device
376 * - Resume to Recovery to U0 USB 3.0 device resume
377 * - Resume to U0 USB 2.0 device resume
378 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
379 * - U3 to U0 Software resume of USB 2.0 device complete
380 * - U2 to U0 L1 resume of USB 2.1 device complete
381 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
382 * - U0 to disabled L1 entry error with USB 2.1 device
383 * - Any state to inactive Error on USB 3.0 port
385 #define PORT_PLC (1 << 22)
386 /* port configure error change - port failed to configure its link partner */
387 #define PORT_CEC (1 << 23)
388 #define PORT_CHANGE_MASK (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
389 PORT_RC | PORT_PLC | PORT_CEC)
392 /* Cold Attach Status - xHC can set this bit to report device attached during
393 * Sx state. Warm port reset should be perfomed to clear this bit and move port
394 * to connected state.
396 #define PORT_CAS (1 << 24)
397 /* wake on connect (enable) */
398 #define PORT_WKCONN_E (1 << 25)
399 /* wake on disconnect (enable) */
400 #define PORT_WKDISC_E (1 << 26)
401 /* wake on over-current (enable) */
402 #define PORT_WKOC_E (1 << 27)
403 /* bits 28:29 reserved */
404 /* true: device is non-removable - for USB 3.0 roothub emulation */
405 #define PORT_DEV_REMOVE (1 << 30)
406 /* Initiate a warm port reset - complete when PORT_WRC is '1' */
407 #define PORT_WR (1 << 31)
409 /* We mark duplicate entries with -1 */
410 #define DUPLICATE_ENTRY ((u8)(-1))
412 /* Port Power Management Status and Control - port_power_base bitmasks */
413 /* Inactivity timer value for transitions into U1, in microseconds.
414 * Timeout can be up to 127us. 0xFF means an infinite timeout.
416 #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
417 #define PORT_U1_TIMEOUT_MASK 0xff
418 /* Inactivity timer value for transitions into U2 */
419 #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
420 #define PORT_U2_TIMEOUT_MASK (0xff << 8)
421 /* Bits 24:31 for port testing */
423 /* USB2 Protocol PORTSPMSC */
424 #define PORT_L1S_MASK 7
425 #define PORT_L1S_SUCCESS 1
426 #define PORT_RWE (1 << 3)
427 #define PORT_HIRD(p) (((p) & 0xf) << 4)
428 #define PORT_HIRD_MASK (0xf << 4)
429 #define PORT_L1DS_MASK (0xff << 8)
430 #define PORT_L1DS(p) (((p) & 0xff) << 8)
431 #define PORT_HLE (1 << 16)
433 /* USB3 Protocol PORTLI Port Link Information */
434 #define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
435 #define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
437 /* USB2 Protocol PORTHLPMC */
438 #define PORT_HIRDM(p)((p) & 3)
439 #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
440 #define PORT_BESLD(p)(((p) & 0xf) << 10)
442 /* use 512 microseconds as USB2 LPM L1 default timeout. */
443 #define XHCI_L1_TIMEOUT 512
445 /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
446 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
447 * by other operating systems.
449 * XHCI 1.0 errata 8/14/12 Table 13 notes:
450 * "Software should choose xHC BESL/BESLD field values that do not violate a
451 * device's resume latency requirements,
452 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
453 * or not program values < '4' if BLC = '0' and a BESL device is attached.
455 #define XHCI_DEFAULT_BESL 4
458 * struct xhci_intr_reg - Interrupt Register Set
459 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
460 * interrupts and check for pending interrupts.
461 * @irq_control: IMOD - Interrupt Moderation Register.
462 * Used to throttle interrupts.
463 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
464 * @erst_base: ERST base address.
465 * @erst_dequeue: Event ring dequeue pointer.
467 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
468 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
469 * multiple segments of the same size. The HC places events on the ring and
470 * "updates the Cycle bit in the TRBs to indicate to software the current
471 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
472 * updates the dequeue pointer.
474 struct xhci_intr_reg {
475 __le32 irq_pending;
476 __le32 irq_control;
477 __le32 erst_size;
478 __le32 rsvd;
479 __le64 erst_base;
480 __le64 erst_dequeue;
483 /* irq_pending bitmasks */
484 #define ER_IRQ_PENDING(p) ((p) & 0x1)
485 /* bits 2:31 need to be preserved */
486 /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
487 #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
488 #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
489 #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
491 /* irq_control bitmasks */
492 /* Minimum interval between interrupts (in 250ns intervals). The interval
493 * between interrupts will be longer if there are no events on the event ring.
494 * Default is 4000 (1 ms).
496 #define ER_IRQ_INTERVAL_MASK (0xffff)
497 /* Counter used to count down the time to the next interrupt - HW use only */
498 #define ER_IRQ_COUNTER_MASK (0xffff << 16)
500 /* erst_size bitmasks */
501 /* Preserve bits 16:31 of erst_size */
502 #define ERST_SIZE_MASK (0xffff << 16)
504 /* erst_dequeue bitmasks */
505 /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
506 * where the current dequeue pointer lies. This is an optional HW hint.
508 #define ERST_DESI_MASK (0x7)
509 /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
510 * a work queue (or delayed service routine)?
512 #define ERST_EHB (1 << 3)
513 #define ERST_PTR_MASK (0xf)
516 * struct xhci_run_regs
517 * @microframe_index:
518 * MFINDEX - current microframe number
520 * Section 5.5 Host Controller Runtime Registers:
521 * "Software should read and write these registers using only Dword (32 bit)
522 * or larger accesses"
524 struct xhci_run_regs {
525 __le32 microframe_index;
526 __le32 rsvd[7];
527 struct xhci_intr_reg ir_set[128];
531 * struct doorbell_array
533 * Bits 0 - 7: Endpoint target
534 * Bits 8 - 15: RsvdZ
535 * Bits 16 - 31: Stream ID
537 * Section 5.6
539 struct xhci_doorbell_array {
540 __le32 doorbell[256];
543 #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
544 #define DB_VALUE_HOST 0x00000000
547 * struct xhci_protocol_caps
548 * @revision: major revision, minor revision, capability ID,
549 * and next capability pointer.
550 * @name_string: Four ASCII characters to say which spec this xHC
551 * follows, typically "USB ".
552 * @port_info: Port offset, count, and protocol-defined information.
554 struct xhci_protocol_caps {
555 u32 revision;
556 u32 name_string;
557 u32 port_info;
560 #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
561 #define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
562 #define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
563 #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
564 #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
566 #define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
567 #define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
568 #define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
569 #define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
570 #define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
571 #define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
573 #define PLT_MASK (0x03 << 6)
574 #define PLT_SYM (0x00 << 6)
575 #define PLT_ASYM_RX (0x02 << 6)
576 #define PLT_ASYM_TX (0x03 << 6)
579 * struct xhci_container_ctx
580 * @type: Type of context. Used to calculated offsets to contained contexts.
581 * @size: Size of the context data
582 * @bytes: The raw context data given to HW
583 * @dma: dma address of the bytes
585 * Represents either a Device or Input context. Holds a pointer to the raw
586 * memory used for the context (bytes) and dma address of it (dma).
588 struct xhci_container_ctx {
589 unsigned type;
590 #define XHCI_CTX_TYPE_DEVICE 0x1
591 #define XHCI_CTX_TYPE_INPUT 0x2
593 int size;
595 u8 *bytes;
596 dma_addr_t dma;
600 * struct xhci_slot_ctx
601 * @dev_info: Route string, device speed, hub info, and last valid endpoint
602 * @dev_info2: Max exit latency for device number, root hub port number
603 * @tt_info: tt_info is used to construct split transaction tokens
604 * @dev_state: slot state and device address
606 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
607 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
608 * reserved at the end of the slot context for HC internal use.
610 struct xhci_slot_ctx {
611 __le32 dev_info;
612 __le32 dev_info2;
613 __le32 tt_info;
614 __le32 dev_state;
615 /* offset 0x10 to 0x1f reserved for HC internal use */
616 __le32 reserved[4];
619 /* dev_info bitmasks */
620 /* Route String - 0:19 */
621 #define ROUTE_STRING_MASK (0xfffff)
622 /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
623 #define DEV_SPEED (0xf << 20)
624 /* bit 24 reserved */
625 /* Is this LS/FS device connected through a HS hub? - bit 25 */
626 #define DEV_MTT (0x1 << 25)
627 /* Set if the device is a hub - bit 26 */
628 #define DEV_HUB (0x1 << 26)
629 /* Index of the last valid endpoint context in this device context - 27:31 */
630 #define LAST_CTX_MASK (0x1f << 27)
631 #define LAST_CTX(p) ((p) << 27)
632 #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
633 #define SLOT_FLAG (1 << 0)
634 #define EP0_FLAG (1 << 1)
636 /* dev_info2 bitmasks */
637 /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
638 #define MAX_EXIT (0xffff)
639 /* Root hub port number that is needed to access the USB device */
640 #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
641 #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
642 /* Maximum number of ports under a hub device */
643 #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
645 /* tt_info bitmasks */
647 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
648 * The Slot ID of the hub that isolates the high speed signaling from
649 * this low or full-speed device. '0' if attached to root hub port.
651 #define TT_SLOT (0xff)
653 * The number of the downstream facing port of the high-speed hub
654 * '0' if the device is not low or full speed.
656 #define TT_PORT (0xff << 8)
657 #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
659 /* dev_state bitmasks */
660 /* USB device address - assigned by the HC */
661 #define DEV_ADDR_MASK (0xff)
662 /* bits 8:26 reserved */
663 /* Slot state */
664 #define SLOT_STATE (0x1f << 27)
665 #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
667 #define SLOT_STATE_DISABLED 0
668 #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
669 #define SLOT_STATE_DEFAULT 1
670 #define SLOT_STATE_ADDRESSED 2
671 #define SLOT_STATE_CONFIGURED 3
674 * struct xhci_ep_ctx
675 * @ep_info: endpoint state, streams, mult, and interval information.
676 * @ep_info2: information on endpoint type, max packet size, max burst size,
677 * error count, and whether the HC will force an event for all
678 * transactions.
679 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
680 * defines one stream, this points to the endpoint transfer ring.
681 * Otherwise, it points to a stream context array, which has a
682 * ring pointer for each flow.
683 * @tx_info:
684 * Average TRB lengths for the endpoint ring and
685 * max payload within an Endpoint Service Interval Time (ESIT).
687 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
688 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
689 * reserved at the end of the endpoint context for HC internal use.
691 struct xhci_ep_ctx {
692 __le32 ep_info;
693 __le32 ep_info2;
694 __le64 deq;
695 __le32 tx_info;
696 /* offset 0x14 - 0x1f reserved for HC internal use */
697 __le32 reserved[3];
700 /* ep_info bitmasks */
702 * Endpoint State - bits 0:2
703 * 0 - disabled
704 * 1 - running
705 * 2 - halted due to halt condition - ok to manipulate endpoint ring
706 * 3 - stopped
707 * 4 - TRB error
708 * 5-7 - reserved
710 #define EP_STATE_MASK (0xf)
711 #define EP_STATE_DISABLED 0
712 #define EP_STATE_RUNNING 1
713 #define EP_STATE_HALTED 2
714 #define EP_STATE_STOPPED 3
715 #define EP_STATE_ERROR 4
716 /* Mult - Max number of burtst within an interval, in EP companion desc. */
717 #define EP_MULT(p) (((p) & 0x3) << 8)
718 #define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
719 /* bits 10:14 are Max Primary Streams */
720 /* bit 15 is Linear Stream Array */
721 /* Interval - period between requests to an endpoint - 125u increments. */
722 #define EP_INTERVAL(p) (((p) & 0xff) << 16)
723 #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
724 #define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
725 #define EP_MAXPSTREAMS_MASK (0x1f << 10)
726 #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
727 /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
728 #define EP_HAS_LSA (1 << 15)
730 /* ep_info2 bitmasks */
732 * Force Event - generate transfer events for all TRBs for this endpoint
733 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
735 #define FORCE_EVENT (0x1)
736 #define ERROR_COUNT(p) (((p) & 0x3) << 1)
737 #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
738 #define EP_TYPE(p) ((p) << 3)
739 #define ISOC_OUT_EP 1
740 #define BULK_OUT_EP 2
741 #define INT_OUT_EP 3
742 #define CTRL_EP 4
743 #define ISOC_IN_EP 5
744 #define BULK_IN_EP 6
745 #define INT_IN_EP 7
746 /* bit 6 reserved */
747 /* bit 7 is Host Initiate Disable - for disabling stream selection */
748 #define MAX_BURST(p) (((p)&0xff) << 8)
749 #define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
750 #define MAX_PACKET(p) (((p)&0xffff) << 16)
751 #define MAX_PACKET_MASK (0xffff << 16)
752 #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
754 /* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
755 * USB2.0 spec 9.6.6.
757 #define GET_MAX_PACKET(p) ((p) & 0x7ff)
759 /* tx_info bitmasks */
760 #define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
761 #define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
762 #define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
763 #define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
765 /* deq bitmasks */
766 #define EP_CTX_CYCLE_MASK (1 << 0)
767 #define SCTX_DEQ_MASK (~0xfL)
771 * struct xhci_input_control_context
772 * Input control context; see section 6.2.5.
774 * @drop_context: set the bit of the endpoint context you want to disable
775 * @add_context: set the bit of the endpoint context you want to enable
777 struct xhci_input_control_ctx {
778 __le32 drop_flags;
779 __le32 add_flags;
780 __le32 rsvd2[6];
783 #define EP_IS_ADDED(ctrl_ctx, i) \
784 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
785 #define EP_IS_DROPPED(ctrl_ctx, i) \
786 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
788 /* Represents everything that is needed to issue a command on the command ring.
789 * It's useful to pre-allocate these for commands that cannot fail due to
790 * out-of-memory errors, like freeing streams.
792 struct xhci_command {
793 /* Input context for changing device state */
794 struct xhci_container_ctx *in_ctx;
795 u32 status;
796 /* If completion is null, no one is waiting on this command
797 * and the structure can be freed after the command completes.
799 struct completion *completion;
800 union xhci_trb *command_trb;
801 struct list_head cmd_list;
804 /* drop context bitmasks */
805 #define DROP_EP(x) (0x1 << x)
806 /* add context bitmasks */
807 #define ADD_EP(x) (0x1 << x)
809 struct xhci_stream_ctx {
810 /* 64-bit stream ring address, cycle state, and stream type */
811 __le64 stream_ring;
812 /* offset 0x14 - 0x1f reserved for HC internal use */
813 __le32 reserved[2];
816 /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
817 #define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
818 /* Secondary stream array type, dequeue pointer is to a transfer ring */
819 #define SCT_SEC_TR 0
820 /* Primary stream array type, dequeue pointer is to a transfer ring */
821 #define SCT_PRI_TR 1
822 /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
823 #define SCT_SSA_8 2
824 #define SCT_SSA_16 3
825 #define SCT_SSA_32 4
826 #define SCT_SSA_64 5
827 #define SCT_SSA_128 6
828 #define SCT_SSA_256 7
830 /* Assume no secondary streams for now */
831 struct xhci_stream_info {
832 struct xhci_ring **stream_rings;
833 /* Number of streams, including stream 0 (which drivers can't use) */
834 unsigned int num_streams;
835 /* The stream context array may be bigger than
836 * the number of streams the driver asked for
838 struct xhci_stream_ctx *stream_ctx_array;
839 unsigned int num_stream_ctxs;
840 dma_addr_t ctx_array_dma;
841 /* For mapping physical TRB addresses to segments in stream rings */
842 struct radix_tree_root trb_address_map;
843 struct xhci_command *free_streams_command;
846 #define SMALL_STREAM_ARRAY_SIZE 256
847 #define MEDIUM_STREAM_ARRAY_SIZE 1024
849 /* Some Intel xHCI host controllers need software to keep track of the bus
850 * bandwidth. Keep track of endpoint info here. Each root port is allocated
851 * the full bus bandwidth. We must also treat TTs (including each port under a
852 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
853 * (DMI) also limits the total bandwidth (across all domains) that can be used.
855 struct xhci_bw_info {
856 /* ep_interval is zero-based */
857 unsigned int ep_interval;
858 /* mult and num_packets are one-based */
859 unsigned int mult;
860 unsigned int num_packets;
861 unsigned int max_packet_size;
862 unsigned int max_esit_payload;
863 unsigned int type;
866 /* "Block" sizes in bytes the hardware uses for different device speeds.
867 * The logic in this part of the hardware limits the number of bits the hardware
868 * can use, so must represent bandwidth in a less precise manner to mimic what
869 * the scheduler hardware computes.
871 #define FS_BLOCK 1
872 #define HS_BLOCK 4
873 #define SS_BLOCK 16
874 #define DMI_BLOCK 32
876 /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
877 * with each byte transferred. SuperSpeed devices have an initial overhead to
878 * set up bursts. These are in blocks, see above. LS overhead has already been
879 * translated into FS blocks.
881 #define DMI_OVERHEAD 8
882 #define DMI_OVERHEAD_BURST 4
883 #define SS_OVERHEAD 8
884 #define SS_OVERHEAD_BURST 32
885 #define HS_OVERHEAD 26
886 #define FS_OVERHEAD 20
887 #define LS_OVERHEAD 128
888 /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
889 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
890 * of overhead associated with split transfers crossing microframe boundaries.
891 * 31 blocks is pure protocol overhead.
893 #define TT_HS_OVERHEAD (31 + 94)
894 #define TT_DMI_OVERHEAD (25 + 12)
896 /* Bandwidth limits in blocks */
897 #define FS_BW_LIMIT 1285
898 #define TT_BW_LIMIT 1320
899 #define HS_BW_LIMIT 1607
900 #define SS_BW_LIMIT_IN 3906
901 #define DMI_BW_LIMIT_IN 3906
902 #define SS_BW_LIMIT_OUT 3906
903 #define DMI_BW_LIMIT_OUT 3906
905 /* Percentage of bus bandwidth reserved for non-periodic transfers */
906 #define FS_BW_RESERVED 10
907 #define HS_BW_RESERVED 20
908 #define SS_BW_RESERVED 10
910 struct xhci_virt_ep {
911 struct xhci_ring *ring;
912 /* Related to endpoints that are configured to use stream IDs only */
913 struct xhci_stream_info *stream_info;
914 /* Temporary storage in case the configure endpoint command fails and we
915 * have to restore the device state to the previous state
917 struct xhci_ring *new_ring;
918 unsigned int ep_state;
919 #define SET_DEQ_PENDING (1 << 0)
920 #define EP_HALTED (1 << 1) /* For stall handling */
921 #define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
922 /* Transitioning the endpoint to using streams, don't enqueue URBs */
923 #define EP_GETTING_STREAMS (1 << 3)
924 #define EP_HAS_STREAMS (1 << 4)
925 /* Transitioning the endpoint to not using streams, don't enqueue URBs */
926 #define EP_GETTING_NO_STREAMS (1 << 5)
927 /* ---- Related to URB cancellation ---- */
928 struct list_head cancelled_td_list;
929 struct xhci_td *stopped_td;
930 unsigned int stopped_stream;
931 /* Watchdog timer for stop endpoint command to cancel URBs */
932 struct timer_list stop_cmd_timer;
933 int stop_cmds_pending;
934 struct xhci_hcd *xhci;
935 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
936 * command. We'll need to update the ring's dequeue segment and dequeue
937 * pointer after the command completes.
939 struct xhci_segment *queued_deq_seg;
940 union xhci_trb *queued_deq_ptr;
942 * Sometimes the xHC can not process isochronous endpoint ring quickly
943 * enough, and it will miss some isoc tds on the ring and generate
944 * a Missed Service Error Event.
945 * Set skip flag when receive a Missed Service Error Event and
946 * process the missed tds on the endpoint ring.
948 bool skip;
949 /* Bandwidth checking storage */
950 struct xhci_bw_info bw_info;
951 struct list_head bw_endpoint_list;
952 /* Isoch Frame ID checking storage */
953 int next_frame_id;
954 /* Use new Isoch TRB layout needed for extended TBC support */
955 bool use_extended_tbc;
958 enum xhci_overhead_type {
959 LS_OVERHEAD_TYPE = 0,
960 FS_OVERHEAD_TYPE,
961 HS_OVERHEAD_TYPE,
964 struct xhci_interval_bw {
965 unsigned int num_packets;
966 /* Sorted by max packet size.
967 * Head of the list is the greatest max packet size.
969 struct list_head endpoints;
970 /* How many endpoints of each speed are present. */
971 unsigned int overhead[3];
974 #define XHCI_MAX_INTERVAL 16
976 struct xhci_interval_bw_table {
977 unsigned int interval0_esit_payload;
978 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
979 /* Includes reserved bandwidth for async endpoints */
980 unsigned int bw_used;
981 unsigned int ss_bw_in;
982 unsigned int ss_bw_out;
986 struct xhci_virt_device {
987 struct usb_device *udev;
989 * Commands to the hardware are passed an "input context" that
990 * tells the hardware what to change in its data structures.
991 * The hardware will return changes in an "output context" that
992 * software must allocate for the hardware. We need to keep
993 * track of input and output contexts separately because
994 * these commands might fail and we don't trust the hardware.
996 struct xhci_container_ctx *out_ctx;
997 /* Used for addressing devices and configuration changes */
998 struct xhci_container_ctx *in_ctx;
999 /* Rings saved to ensure old alt settings can be re-instated */
1000 struct xhci_ring **ring_cache;
1001 int num_rings_cached;
1002 #define XHCI_MAX_RINGS_CACHED 31
1003 struct xhci_virt_ep eps[31];
1004 struct completion cmd_completion;
1005 u8 fake_port;
1006 u8 real_port;
1007 struct xhci_interval_bw_table *bw_table;
1008 struct xhci_tt_bw_info *tt_info;
1009 /* The current max exit latency for the enabled USB3 link states. */
1010 u16 current_mel;
1014 * For each roothub, keep track of the bandwidth information for each periodic
1015 * interval.
1017 * If a high speed hub is attached to the roothub, each TT associated with that
1018 * hub is a separate bandwidth domain. The interval information for the
1019 * endpoints on the devices under that TT will appear in the TT structure.
1021 struct xhci_root_port_bw_info {
1022 struct list_head tts;
1023 unsigned int num_active_tts;
1024 struct xhci_interval_bw_table bw_table;
1027 struct xhci_tt_bw_info {
1028 struct list_head tt_list;
1029 int slot_id;
1030 int ttport;
1031 struct xhci_interval_bw_table bw_table;
1032 int active_eps;
1037 * struct xhci_device_context_array
1038 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
1040 struct xhci_device_context_array {
1041 /* 64-bit device addresses; we only write 32-bit addresses */
1042 __le64 dev_context_ptrs[MAX_HC_SLOTS];
1043 /* private xHCD pointers */
1044 dma_addr_t dma;
1046 /* TODO: write function to set the 64-bit device DMA address */
1048 * TODO: change this to be dynamically sized at HC mem init time since the HC
1049 * might not be able to handle the maximum number of devices possible.
1053 struct xhci_transfer_event {
1054 /* 64-bit buffer address, or immediate data */
1055 __le64 buffer;
1056 __le32 transfer_len;
1057 /* This field is interpreted differently based on the type of TRB */
1058 __le32 flags;
1061 /* Transfer event TRB length bit mask */
1062 /* bits 0:23 */
1063 #define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1065 /** Transfer Event bit fields **/
1066 #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1068 /* Completion Code - only applicable for some types of TRBs */
1069 #define COMP_CODE_MASK (0xff << 24)
1070 #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
1071 #define COMP_SUCCESS 1
1072 /* Data Buffer Error */
1073 #define COMP_DB_ERR 2
1074 /* Babble Detected Error */
1075 #define COMP_BABBLE 3
1076 /* USB Transaction Error */
1077 #define COMP_TX_ERR 4
1078 /* TRB Error - some TRB field is invalid */
1079 #define COMP_TRB_ERR 5
1080 /* Stall Error - USB device is stalled */
1081 #define COMP_STALL 6
1082 /* Resource Error - HC doesn't have memory for that device configuration */
1083 #define COMP_ENOMEM 7
1084 /* Bandwidth Error - not enough room in schedule for this dev config */
1085 #define COMP_BW_ERR 8
1086 /* No Slots Available Error - HC ran out of device slots */
1087 #define COMP_ENOSLOTS 9
1088 /* Invalid Stream Type Error */
1089 #define COMP_STREAM_ERR 10
1090 /* Slot Not Enabled Error - doorbell rung for disabled device slot */
1091 #define COMP_EBADSLT 11
1092 /* Endpoint Not Enabled Error */
1093 #define COMP_EBADEP 12
1094 /* Short Packet */
1095 #define COMP_SHORT_TX 13
1096 /* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
1097 #define COMP_UNDERRUN 14
1098 /* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
1099 #define COMP_OVERRUN 15
1100 /* Virtual Function Event Ring Full Error */
1101 #define COMP_VF_FULL 16
1102 /* Parameter Error - Context parameter is invalid */
1103 #define COMP_EINVAL 17
1104 /* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
1105 #define COMP_BW_OVER 18
1106 /* Context State Error - illegal context state transition requested */
1107 #define COMP_CTX_STATE 19
1108 /* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
1109 #define COMP_PING_ERR 20
1110 /* Event Ring is full */
1111 #define COMP_ER_FULL 21
1112 /* Incompatible Device Error */
1113 #define COMP_DEV_ERR 22
1114 /* Missed Service Error - HC couldn't service an isoc ep within interval */
1115 #define COMP_MISSED_INT 23
1116 /* Successfully stopped command ring */
1117 #define COMP_CMD_STOP 24
1118 /* Successfully aborted current command and stopped command ring */
1119 #define COMP_CMD_ABORT 25
1120 /* Stopped - transfer was terminated by a stop endpoint command */
1121 #define COMP_STOP 26
1122 /* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
1123 #define COMP_STOP_INVAL 27
1124 /* Same as COMP_EP_STOPPED, but a short packet detected */
1125 #define COMP_STOP_SHORT 28
1126 /* Max Exit Latency Too Large Error */
1127 #define COMP_MEL_ERR 29
1128 /* TRB type 30 reserved */
1129 /* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
1130 #define COMP_BUFF_OVER 31
1131 /* Event Lost Error - xHC has an "internal event overrun condition" */
1132 #define COMP_ISSUES 32
1133 /* Undefined Error - reported when other error codes don't apply */
1134 #define COMP_UNKNOWN 33
1135 /* Invalid Stream ID Error */
1136 #define COMP_STRID_ERR 34
1137 /* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
1138 #define COMP_2ND_BW_ERR 35
1139 /* Split Transaction Error */
1140 #define COMP_SPLIT_ERR 36
1142 struct xhci_link_trb {
1143 /* 64-bit segment pointer*/
1144 __le64 segment_ptr;
1145 __le32 intr_target;
1146 __le32 control;
1149 /* control bitfields */
1150 #define LINK_TOGGLE (0x1<<1)
1152 /* Command completion event TRB */
1153 struct xhci_event_cmd {
1154 /* Pointer to command TRB, or the value passed by the event data trb */
1155 __le64 cmd_trb;
1156 __le32 status;
1157 __le32 flags;
1160 /* flags bitmasks */
1162 /* Address device - disable SetAddress */
1163 #define TRB_BSR (1<<9)
1164 enum xhci_setup_dev {
1165 SETUP_CONTEXT_ONLY,
1166 SETUP_CONTEXT_ADDRESS,
1169 /* bits 16:23 are the virtual function ID */
1170 /* bits 24:31 are the slot ID */
1171 #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1172 #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
1174 /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1175 #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1176 #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1178 #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1179 #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1180 #define LAST_EP_INDEX 30
1182 /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
1183 #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1184 #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
1185 #define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
1188 /* Port Status Change Event TRB fields */
1189 /* Port ID - bits 31:24 */
1190 #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1192 /* Normal TRB fields */
1193 /* transfer_len bitmasks - bits 0:16 */
1194 #define TRB_LEN(p) ((p) & 0x1ffff)
1195 /* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1196 #define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
1197 /* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1198 #define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
1199 /* Interrupter Target - which MSI-X vector to target the completion event at */
1200 #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1201 #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
1202 /* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
1203 #define TRB_TBC(p) (((p) & 0x3) << 7)
1204 #define TRB_TLBPC(p) (((p) & 0xf) << 16)
1206 /* Cycle bit - indicates TRB ownership by HC or HCD */
1207 #define TRB_CYCLE (1<<0)
1209 * Force next event data TRB to be evaluated before task switch.
1210 * Used to pass OS data back after a TD completes.
1212 #define TRB_ENT (1<<1)
1213 /* Interrupt on short packet */
1214 #define TRB_ISP (1<<2)
1215 /* Set PCIe no snoop attribute */
1216 #define TRB_NO_SNOOP (1<<3)
1217 /* Chain multiple TRBs into a TD */
1218 #define TRB_CHAIN (1<<4)
1219 /* Interrupt on completion */
1220 #define TRB_IOC (1<<5)
1221 /* The buffer pointer contains immediate data */
1222 #define TRB_IDT (1<<6)
1224 /* Block Event Interrupt */
1225 #define TRB_BEI (1<<9)
1227 /* Control transfer TRB specific fields */
1228 #define TRB_DIR_IN (1<<16)
1229 #define TRB_TX_TYPE(p) ((p) << 16)
1230 #define TRB_DATA_OUT 2
1231 #define TRB_DATA_IN 3
1233 /* Isochronous TRB specific fields */
1234 #define TRB_SIA (1<<31)
1235 #define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
1237 struct xhci_generic_trb {
1238 __le32 field[4];
1241 union xhci_trb {
1242 struct xhci_link_trb link;
1243 struct xhci_transfer_event trans_event;
1244 struct xhci_event_cmd event_cmd;
1245 struct xhci_generic_trb generic;
1248 /* TRB bit mask */
1249 #define TRB_TYPE_BITMASK (0xfc00)
1250 #define TRB_TYPE(p) ((p) << 10)
1251 #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
1252 /* TRB type IDs */
1253 /* bulk, interrupt, isoc scatter/gather, and control data stage */
1254 #define TRB_NORMAL 1
1255 /* setup stage for control transfers */
1256 #define TRB_SETUP 2
1257 /* data stage for control transfers */
1258 #define TRB_DATA 3
1259 /* status stage for control transfers */
1260 #define TRB_STATUS 4
1261 /* isoc transfers */
1262 #define TRB_ISOC 5
1263 /* TRB for linking ring segments */
1264 #define TRB_LINK 6
1265 #define TRB_EVENT_DATA 7
1266 /* Transfer Ring No-op (not for the command ring) */
1267 #define TRB_TR_NOOP 8
1268 /* Command TRBs */
1269 /* Enable Slot Command */
1270 #define TRB_ENABLE_SLOT 9
1271 /* Disable Slot Command */
1272 #define TRB_DISABLE_SLOT 10
1273 /* Address Device Command */
1274 #define TRB_ADDR_DEV 11
1275 /* Configure Endpoint Command */
1276 #define TRB_CONFIG_EP 12
1277 /* Evaluate Context Command */
1278 #define TRB_EVAL_CONTEXT 13
1279 /* Reset Endpoint Command */
1280 #define TRB_RESET_EP 14
1281 /* Stop Transfer Ring Command */
1282 #define TRB_STOP_RING 15
1283 /* Set Transfer Ring Dequeue Pointer Command */
1284 #define TRB_SET_DEQ 16
1285 /* Reset Device Command */
1286 #define TRB_RESET_DEV 17
1287 /* Force Event Command (opt) */
1288 #define TRB_FORCE_EVENT 18
1289 /* Negotiate Bandwidth Command (opt) */
1290 #define TRB_NEG_BANDWIDTH 19
1291 /* Set Latency Tolerance Value Command (opt) */
1292 #define TRB_SET_LT 20
1293 /* Get port bandwidth Command */
1294 #define TRB_GET_BW 21
1295 /* Force Header Command - generate a transaction or link management packet */
1296 #define TRB_FORCE_HEADER 22
1297 /* No-op Command - not for transfer rings */
1298 #define TRB_CMD_NOOP 23
1299 /* TRB IDs 24-31 reserved */
1300 /* Event TRBS */
1301 /* Transfer Event */
1302 #define TRB_TRANSFER 32
1303 /* Command Completion Event */
1304 #define TRB_COMPLETION 33
1305 /* Port Status Change Event */
1306 #define TRB_PORT_STATUS 34
1307 /* Bandwidth Request Event (opt) */
1308 #define TRB_BANDWIDTH_EVENT 35
1309 /* Doorbell Event (opt) */
1310 #define TRB_DOORBELL 36
1311 /* Host Controller Event */
1312 #define TRB_HC_EVENT 37
1313 /* Device Notification Event - device sent function wake notification */
1314 #define TRB_DEV_NOTE 38
1315 /* MFINDEX Wrap Event - microframe counter wrapped */
1316 #define TRB_MFINDEX_WRAP 39
1317 /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1319 /* Nec vendor-specific command completion event. */
1320 #define TRB_NEC_CMD_COMP 48
1321 /* Get NEC firmware revision. */
1322 #define TRB_NEC_GET_FW 49
1324 #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1325 /* Above, but for __le32 types -- can avoid work by swapping constants: */
1326 #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1327 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1328 #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1329 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1331 #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1332 #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1335 * TRBS_PER_SEGMENT must be a multiple of 4,
1336 * since the command ring is 64-byte aligned.
1337 * It must also be greater than 16.
1339 #define TRBS_PER_SEGMENT 256
1340 /* Allow two commands + a link TRB, along with any reserved command TRBs */
1341 #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
1342 #define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1343 #define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
1344 /* TRB buffer pointers can't cross 64KB boundaries */
1345 #define TRB_MAX_BUFF_SHIFT 16
1346 #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
1347 /* How much data is left before the 64KB boundary? */
1348 #define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
1349 (addr & (TRB_MAX_BUFF_SIZE - 1)))
1351 struct xhci_segment {
1352 union xhci_trb *trbs;
1353 /* private to HCD */
1354 struct xhci_segment *next;
1355 dma_addr_t dma;
1356 /* Max packet sized bounce buffer for td-fragmant alignment */
1357 dma_addr_t bounce_dma;
1358 void *bounce_buf;
1359 unsigned int bounce_offs;
1360 unsigned int bounce_len;
1363 struct xhci_td {
1364 struct list_head td_list;
1365 struct list_head cancelled_td_list;
1366 struct urb *urb;
1367 struct xhci_segment *start_seg;
1368 union xhci_trb *first_trb;
1369 union xhci_trb *last_trb;
1370 struct xhci_segment *bounce_seg;
1371 /* actual_length of the URB has already been set */
1372 bool urb_length_set;
1375 /* xHCI command default timeout value */
1376 #define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1378 /* command descriptor */
1379 struct xhci_cd {
1380 struct xhci_command *command;
1381 union xhci_trb *cmd_trb;
1384 struct xhci_dequeue_state {
1385 struct xhci_segment *new_deq_seg;
1386 union xhci_trb *new_deq_ptr;
1387 int new_cycle_state;
1390 enum xhci_ring_type {
1391 TYPE_CTRL = 0,
1392 TYPE_ISOC,
1393 TYPE_BULK,
1394 TYPE_INTR,
1395 TYPE_STREAM,
1396 TYPE_COMMAND,
1397 TYPE_EVENT,
1400 struct xhci_ring {
1401 struct xhci_segment *first_seg;
1402 struct xhci_segment *last_seg;
1403 union xhci_trb *enqueue;
1404 struct xhci_segment *enq_seg;
1405 unsigned int enq_updates;
1406 union xhci_trb *dequeue;
1407 struct xhci_segment *deq_seg;
1408 unsigned int deq_updates;
1409 struct list_head td_list;
1411 * Write the cycle state into the TRB cycle field to give ownership of
1412 * the TRB to the host controller (if we are the producer), or to check
1413 * if we own the TRB (if we are the consumer). See section 4.9.1.
1415 u32 cycle_state;
1416 unsigned int stream_id;
1417 unsigned int num_segs;
1418 unsigned int num_trbs_free;
1419 unsigned int num_trbs_free_temp;
1420 unsigned int bounce_buf_len;
1421 enum xhci_ring_type type;
1422 bool last_td_was_short;
1423 struct radix_tree_root *trb_address_map;
1426 struct xhci_erst_entry {
1427 /* 64-bit event ring segment address */
1428 __le64 seg_addr;
1429 __le32 seg_size;
1430 /* Set to zero */
1431 __le32 rsvd;
1434 struct xhci_erst {
1435 struct xhci_erst_entry *entries;
1436 unsigned int num_entries;
1437 /* xhci->event_ring keeps track of segment dma addresses */
1438 dma_addr_t erst_dma_addr;
1439 /* Num entries the ERST can contain */
1440 unsigned int erst_size;
1443 struct xhci_scratchpad {
1444 u64 *sp_array;
1445 dma_addr_t sp_dma;
1446 void **sp_buffers;
1447 dma_addr_t *sp_dma_buffers;
1450 struct urb_priv {
1451 int length;
1452 int td_cnt;
1453 struct xhci_td *td[0];
1457 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1458 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1459 * meaning 64 ring segments.
1460 * Initial allocated size of the ERST, in number of entries */
1461 #define ERST_NUM_SEGS 1
1462 /* Initial allocated size of the ERST, in number of entries */
1463 #define ERST_SIZE 64
1464 /* Initial number of event segment rings allocated */
1465 #define ERST_ENTRIES 1
1466 /* Poll every 60 seconds */
1467 #define POLL_TIMEOUT 60
1468 /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1469 #define XHCI_STOP_EP_CMD_TIMEOUT 5
1470 /* XXX: Make these module parameters */
1472 struct s3_save {
1473 u32 command;
1474 u32 dev_nt;
1475 u64 dcbaa_ptr;
1476 u32 config_reg;
1477 u32 irq_pending;
1478 u32 irq_control;
1479 u32 erst_size;
1480 u64 erst_base;
1481 u64 erst_dequeue;
1484 /* Use for lpm */
1485 struct dev_info {
1486 u32 dev_id;
1487 struct list_head list;
1490 struct xhci_bus_state {
1491 unsigned long bus_suspended;
1492 unsigned long next_statechange;
1494 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1495 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1496 u32 port_c_suspend;
1497 u32 suspended_ports;
1498 u32 port_remote_wakeup;
1499 unsigned long resume_done[USB_MAXCHILDREN];
1500 /* which ports have started to resume */
1501 unsigned long resuming_ports;
1502 /* Which ports are waiting on RExit to U0 transition. */
1503 unsigned long rexit_ports;
1504 struct completion rexit_done[USB_MAXCHILDREN];
1509 * It can take up to 20 ms to transition from RExit to U0 on the
1510 * Intel Lynx Point LP xHCI host.
1512 #define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1514 static inline unsigned int hcd_index(struct usb_hcd *hcd)
1516 if (hcd->speed >= HCD_USB3)
1517 return 0;
1518 else
1519 return 1;
1522 struct xhci_hub {
1523 u8 maj_rev;
1524 u8 min_rev;
1525 u32 *psi; /* array of protocol speed ID entries */
1526 u8 psi_count;
1527 u8 psi_uid_count;
1530 /* There is one xhci_hcd structure per controller */
1531 struct xhci_hcd {
1532 struct usb_hcd *main_hcd;
1533 struct usb_hcd *shared_hcd;
1534 /* glue to PCI and HCD framework */
1535 struct xhci_cap_regs __iomem *cap_regs;
1536 struct xhci_op_regs __iomem *op_regs;
1537 struct xhci_run_regs __iomem *run_regs;
1538 struct xhci_doorbell_array __iomem *dba;
1539 /* Our HCD's current interrupter register set */
1540 struct xhci_intr_reg __iomem *ir_set;
1542 /* Cached register copies of read-only HC data */
1543 __u32 hcs_params1;
1544 __u32 hcs_params2;
1545 __u32 hcs_params3;
1546 __u32 hcc_params;
1547 __u32 hcc_params2;
1549 spinlock_t lock;
1551 /* packed release number */
1552 u8 sbrn;
1553 u16 hci_version;
1554 u8 max_slots;
1555 u8 max_interrupters;
1556 u8 max_ports;
1557 u8 isoc_threshold;
1558 int event_ring_max;
1559 int addr_64;
1560 /* 4KB min, 128MB max */
1561 int page_size;
1562 /* Valid values are 12 to 20, inclusive */
1563 int page_shift;
1564 /* msi-x vectors */
1565 int msix_count;
1566 struct msix_entry *msix_entries;
1567 /* optional clock */
1568 struct clk *clk;
1569 /* data structures */
1570 struct xhci_device_context_array *dcbaa;
1571 struct xhci_ring *cmd_ring;
1572 unsigned int cmd_ring_state;
1573 #define CMD_RING_STATE_RUNNING (1 << 0)
1574 #define CMD_RING_STATE_ABORTED (1 << 1)
1575 #define CMD_RING_STATE_STOPPED (1 << 2)
1576 struct list_head cmd_list;
1577 unsigned int cmd_ring_reserved_trbs;
1578 struct delayed_work cmd_timer;
1579 struct completion cmd_ring_stop_completion;
1580 struct xhci_command *current_cmd;
1581 struct xhci_ring *event_ring;
1582 struct xhci_erst erst;
1583 /* Scratchpad */
1584 struct xhci_scratchpad *scratchpad;
1585 /* Store LPM test failed devices' information */
1586 struct list_head lpm_failed_devs;
1588 /* slot enabling and address device helpers */
1589 /* these are not thread safe so use mutex */
1590 struct mutex mutex;
1591 struct completion addr_dev;
1592 int slot_id;
1593 /* For USB 3.0 LPM enable/disable. */
1594 struct xhci_command *lpm_command;
1595 /* Internal mirror of the HW's dcbaa */
1596 struct xhci_virt_device *devs[MAX_HC_SLOTS];
1597 /* For keeping track of bandwidth domains per roothub. */
1598 struct xhci_root_port_bw_info *rh_bw;
1600 /* DMA pools */
1601 struct dma_pool *device_pool;
1602 struct dma_pool *segment_pool;
1603 struct dma_pool *small_streams_pool;
1604 struct dma_pool *medium_streams_pool;
1606 /* Host controller watchdog timer structures */
1607 unsigned int xhc_state;
1609 u32 command;
1610 struct s3_save s3;
1611 /* Host controller is dying - not responding to commands. "I'm not dead yet!"
1613 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1614 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1615 * that sees this status (other than the timer that set it) should stop touching
1616 * hardware immediately. Interrupt handlers should return immediately when
1617 * they see this status (any time they drop and re-acquire xhci->lock).
1618 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1619 * putting the TD on the canceled list, etc.
1621 * There are no reports of xHCI host controllers that display this issue.
1623 #define XHCI_STATE_DYING (1 << 0)
1624 #define XHCI_STATE_HALTED (1 << 1)
1625 #define XHCI_STATE_REMOVING (1 << 2)
1626 /* Statistics */
1627 int error_bitmask;
1628 unsigned int quirks;
1629 #define XHCI_LINK_TRB_QUIRK (1 << 0)
1630 #define XHCI_RESET_EP_QUIRK (1 << 1)
1631 #define XHCI_NEC_HOST (1 << 2)
1632 #define XHCI_AMD_PLL_FIX (1 << 3)
1633 #define XHCI_SPURIOUS_SUCCESS (1 << 4)
1635 * Certain Intel host controllers have a limit to the number of endpoint
1636 * contexts they can handle. Ideally, they would signal that they can't handle
1637 * anymore endpoint contexts by returning a Resource Error for the Configure
1638 * Endpoint command, but they don't. Instead they expect software to keep track
1639 * of the number of active endpoints for them, across configure endpoint
1640 * commands, reset device commands, disable slot commands, and address device
1641 * commands.
1643 #define XHCI_EP_LIMIT_QUIRK (1 << 5)
1644 #define XHCI_BROKEN_MSI (1 << 6)
1645 #define XHCI_RESET_ON_RESUME (1 << 7)
1646 #define XHCI_SW_BW_CHECKING (1 << 8)
1647 #define XHCI_AMD_0x96_HOST (1 << 9)
1648 #define XHCI_TRUST_TX_LENGTH (1 << 10)
1649 #define XHCI_LPM_SUPPORT (1 << 11)
1650 #define XHCI_INTEL_HOST (1 << 12)
1651 #define XHCI_SPURIOUS_REBOOT (1 << 13)
1652 #define XHCI_COMP_MODE_QUIRK (1 << 14)
1653 #define XHCI_AVOID_BEI (1 << 15)
1654 #define XHCI_PLAT (1 << 16)
1655 #define XHCI_SLOW_SUSPEND (1 << 17)
1656 #define XHCI_SPURIOUS_WAKEUP (1 << 18)
1657 /* For controllers with a broken beyond repair streams implementation */
1658 #define XHCI_BROKEN_STREAMS (1 << 19)
1659 #define XHCI_PME_STUCK_QUIRK (1 << 20)
1660 #define XHCI_MTK_HOST (1 << 21)
1661 #define XHCI_SSIC_PORT_UNUSED (1 << 22)
1662 #define XHCI_NO_64BIT_SUPPORT (1 << 23)
1663 #define XHCI_MISSING_CAS (1 << 24)
1664 /* For controller with a broken Port Disable implementation */
1665 #define XHCI_BROKEN_PORT_PED (1 << 25)
1666 #define XHCI_LIMIT_ENDPOINT_INTERVAL_7 (1 << 26)
1667 /* Reserved. It was XHCI_U2_DISABLE_WAKE */
1668 #define XHCI_ASMEDIA_MODIFY_FLOWCONTROL (1 << 28)
1670 unsigned int num_active_eps;
1671 unsigned int limit_active_eps;
1672 /* There are two roothubs to keep track of bus suspend info for */
1673 struct xhci_bus_state bus_state[2];
1674 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1675 u8 *port_array;
1676 /* Array of pointers to USB 3.0 PORTSC registers */
1677 __le32 __iomem **usb3_ports;
1678 unsigned int num_usb3_ports;
1679 /* Array of pointers to USB 2.0 PORTSC registers */
1680 __le32 __iomem **usb2_ports;
1681 struct xhci_hub usb2_rhub;
1682 struct xhci_hub usb3_rhub;
1683 unsigned int num_usb2_ports;
1684 /* support xHCI 0.96 spec USB2 software LPM */
1685 unsigned sw_lpm_support:1;
1686 /* support xHCI 1.0 spec USB2 hardware LPM */
1687 unsigned hw_lpm_support:1;
1688 /* cached usb2 extened protocol capabilites */
1689 u32 *ext_caps;
1690 unsigned int num_ext_caps;
1691 /* Compliance Mode Recovery Data */
1692 struct timer_list comp_mode_recovery_timer;
1693 u32 port_status_u0;
1694 /* Compliance Mode Timer Triggered every 2 seconds */
1695 #define COMP_MODE_RCVRY_MSECS 2000
1697 /* platform-specific data -- must come last */
1698 unsigned long priv[0] __aligned(sizeof(s64));
1701 /* Platform specific overrides to generic XHCI hc_driver ops */
1702 struct xhci_driver_overrides {
1703 size_t extra_priv_size;
1704 int (*reset)(struct usb_hcd *hcd);
1705 int (*start)(struct usb_hcd *hcd);
1708 #define XHCI_CFC_DELAY 10
1710 /* convert between an HCD pointer and the corresponding EHCI_HCD */
1711 static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1713 struct usb_hcd *primary_hcd;
1715 if (usb_hcd_is_primary_hcd(hcd))
1716 primary_hcd = hcd;
1717 else
1718 primary_hcd = hcd->primary_hcd;
1720 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
1723 static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1725 return xhci->main_hcd;
1728 #define xhci_dbg(xhci, fmt, args...) \
1729 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1730 #define xhci_err(xhci, fmt, args...) \
1731 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1732 #define xhci_warn(xhci, fmt, args...) \
1733 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1734 #define xhci_warn_ratelimited(xhci, fmt, args...) \
1735 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1736 #define xhci_info(xhci, fmt, args...) \
1737 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1740 * Registers should always be accessed with double word or quad word accesses.
1742 * Some xHCI implementations may support 64-bit address pointers. Registers
1743 * with 64-bit address pointers should be written to with dword accesses by
1744 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1745 * xHCI implementations that do not support 64-bit address pointers will ignore
1746 * the high dword, and write order is irrelevant.
1748 static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1749 __le64 __iomem *regs)
1751 return lo_hi_readq(regs);
1753 static inline void xhci_write_64(struct xhci_hcd *xhci,
1754 const u64 val, __le64 __iomem *regs)
1756 lo_hi_writeq(val, regs);
1759 static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1761 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
1764 /* xHCI debugging */
1765 void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
1766 void xhci_print_registers(struct xhci_hcd *xhci);
1767 void xhci_dbg_regs(struct xhci_hcd *xhci);
1768 void xhci_print_run_regs(struct xhci_hcd *xhci);
1769 void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1770 void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
1771 void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
1772 void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1773 void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1774 void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
1775 void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
1776 void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
1777 char *xhci_get_slot_state(struct xhci_hcd *xhci,
1778 struct xhci_container_ctx *ctx);
1779 void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1780 unsigned int slot_id, unsigned int ep_index,
1781 struct xhci_virt_ep *ep);
1782 void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1783 const char *fmt, ...);
1785 /* xHCI memory management */
1786 void xhci_mem_cleanup(struct xhci_hcd *xhci);
1787 int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
1788 void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1789 int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1790 int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
1791 void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1792 struct usb_device *udev);
1793 unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
1794 unsigned int xhci_get_endpoint_address(unsigned int ep_index);
1795 unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
1796 unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1797 unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
1798 void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
1799 void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
1800 struct xhci_bw_info *ep_bw,
1801 struct xhci_interval_bw_table *bw_table,
1802 struct usb_device *udev,
1803 struct xhci_virt_ep *virt_ep,
1804 struct xhci_tt_bw_info *tt_info);
1805 void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1806 struct xhci_virt_device *virt_dev,
1807 int old_active_eps);
1808 void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1809 void xhci_update_bw_info(struct xhci_hcd *xhci,
1810 struct xhci_container_ctx *in_ctx,
1811 struct xhci_input_control_ctx *ctrl_ctx,
1812 struct xhci_virt_device *virt_dev);
1813 void xhci_endpoint_copy(struct xhci_hcd *xhci,
1814 struct xhci_container_ctx *in_ctx,
1815 struct xhci_container_ctx *out_ctx,
1816 unsigned int ep_index);
1817 void xhci_slot_copy(struct xhci_hcd *xhci,
1818 struct xhci_container_ctx *in_ctx,
1819 struct xhci_container_ctx *out_ctx);
1820 int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1821 struct usb_device *udev, struct usb_host_endpoint *ep,
1822 gfp_t mem_flags);
1823 void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
1824 int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1825 unsigned int num_trbs, gfp_t flags);
1826 void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1827 struct xhci_virt_device *virt_dev,
1828 unsigned int ep_index);
1829 struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1830 unsigned int num_stream_ctxs,
1831 unsigned int num_streams,
1832 unsigned int max_packet, gfp_t flags);
1833 void xhci_free_stream_info(struct xhci_hcd *xhci,
1834 struct xhci_stream_info *stream_info);
1835 void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1836 struct xhci_ep_ctx *ep_ctx,
1837 struct xhci_stream_info *stream_info);
1838 void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
1839 struct xhci_virt_ep *ep);
1840 void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1841 struct xhci_virt_device *virt_dev, bool drop_control_ep);
1842 struct xhci_ring *xhci_dma_to_transfer_ring(
1843 struct xhci_virt_ep *ep,
1844 u64 address);
1845 struct xhci_ring *xhci_stream_id_to_ring(
1846 struct xhci_virt_device *dev,
1847 unsigned int ep_index,
1848 unsigned int stream_id);
1849 struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
1850 bool allocate_in_ctx, bool allocate_completion,
1851 gfp_t mem_flags);
1852 void xhci_urb_free_priv(struct urb_priv *urb_priv);
1853 void xhci_free_command(struct xhci_hcd *xhci,
1854 struct xhci_command *command);
1856 /* xHCI host controller glue */
1857 typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
1858 int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
1859 void xhci_quiesce(struct xhci_hcd *xhci);
1860 int xhci_halt(struct xhci_hcd *xhci);
1861 int xhci_reset(struct xhci_hcd *xhci);
1862 int xhci_init(struct usb_hcd *hcd);
1863 int xhci_run(struct usb_hcd *hcd);
1864 void xhci_stop(struct usb_hcd *hcd);
1865 void xhci_shutdown(struct usb_hcd *hcd);
1866 int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
1867 void xhci_init_driver(struct hc_driver *drv,
1868 const struct xhci_driver_overrides *over);
1870 #ifdef CONFIG_PM
1871 int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
1872 int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
1873 #else
1874 #define xhci_suspend NULL
1875 #define xhci_resume NULL
1876 #endif
1878 int xhci_get_frame(struct usb_hcd *hcd);
1879 irqreturn_t xhci_irq(struct usb_hcd *hcd);
1880 irqreturn_t xhci_msi_irq(int irq, void *hcd);
1881 int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1882 void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
1883 int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1884 struct xhci_virt_device *virt_dev,
1885 struct usb_device *hdev,
1886 struct usb_tt *tt, gfp_t mem_flags);
1887 int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1888 struct usb_host_endpoint **eps, unsigned int num_eps,
1889 unsigned int num_streams, gfp_t mem_flags);
1890 int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1891 struct usb_host_endpoint **eps, unsigned int num_eps,
1892 gfp_t mem_flags);
1893 int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
1894 int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
1895 int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
1896 int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
1897 struct usb_device *udev, int enable);
1898 int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1899 struct usb_tt *tt, gfp_t mem_flags);
1900 int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1901 int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
1902 int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1903 int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1904 void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
1905 int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
1906 int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1907 void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1909 /* xHCI ring, segment, TRB, and TD functions */
1910 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
1911 struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1912 struct xhci_segment *start_seg, union xhci_trb *start_trb,
1913 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
1914 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
1915 void xhci_ring_cmd_db(struct xhci_hcd *xhci);
1916 int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
1917 u32 trb_type, u32 slot_id);
1918 int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1919 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
1920 int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
1921 u32 field1, u32 field2, u32 field3, u32 field4);
1922 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
1923 int slot_id, unsigned int ep_index, int suspend);
1924 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1925 int slot_id, unsigned int ep_index);
1926 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1927 int slot_id, unsigned int ep_index);
1928 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1929 int slot_id, unsigned int ep_index);
1930 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1931 struct urb *urb, int slot_id, unsigned int ep_index);
1932 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
1933 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
1934 bool command_must_succeed);
1935 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
1936 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
1937 int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
1938 int slot_id, unsigned int ep_index);
1939 int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1940 u32 slot_id);
1941 void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1942 unsigned int slot_id, unsigned int ep_index,
1943 unsigned int stream_id, struct xhci_td *cur_td,
1944 struct xhci_dequeue_state *state);
1945 void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
1946 unsigned int slot_id, unsigned int ep_index,
1947 unsigned int stream_id,
1948 struct xhci_dequeue_state *deq_state);
1949 void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
1950 unsigned int ep_index, struct xhci_td *td);
1951 void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1952 unsigned int slot_id, unsigned int ep_index,
1953 struct xhci_dequeue_state *deq_state);
1954 void xhci_stop_endpoint_command_watchdog(unsigned long arg);
1955 void xhci_handle_command_timeout(struct work_struct *work);
1957 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1958 unsigned int ep_index, unsigned int stream_id);
1959 void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
1961 /* xHCI roothub code */
1962 void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1963 int port_id, u32 link_state);
1964 int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
1965 struct usb_device *udev, enum usb3_link_state state);
1966 int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
1967 struct usb_device *udev, enum usb3_link_state state);
1968 void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1969 int port_id, u32 port_bit);
1970 int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1971 char *buf, u16 wLength);
1972 int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
1973 int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
1975 #ifdef CONFIG_PM
1976 int xhci_bus_suspend(struct usb_hcd *hcd);
1977 int xhci_bus_resume(struct usb_hcd *hcd);
1978 #else
1979 #define xhci_bus_suspend NULL
1980 #define xhci_bus_resume NULL
1981 #endif /* CONFIG_PM */
1983 u32 xhci_port_state_to_neutral(u32 state);
1984 int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
1985 u16 port);
1986 void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
1988 /* xHCI contexts */
1989 struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
1990 struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1991 struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
1993 struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
1994 unsigned int slot_id, unsigned int ep_index,
1995 unsigned int stream_id);
1996 static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1997 struct urb *urb)
1999 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2000 xhci_get_endpoint_index(&urb->ep->desc),
2001 urb->stream_id);
2004 #endif /* __LINUX_XHCI_HCD_H */