2 * Synopsys HSDK SDP Generic PLL clock driver
4 * Copyright (C) 2017 Synopsys
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
11 #include <linux/clk-provider.h>
12 #include <linux/delay.h>
13 #include <linux/device.h>
14 #include <linux/err.h>
16 #include <linux/of_address.h>
17 #include <linux/of_device.h>
18 #include <linux/platform_device.h>
19 #include <linux/slab.h>
21 #define CGU_PLL_CTRL 0x000 /* ARC PLL control register */
22 #define CGU_PLL_STATUS 0x004 /* ARC PLL status register */
23 #define CGU_PLL_FMEAS 0x008 /* ARC PLL frequency measurement register */
24 #define CGU_PLL_MON 0x00C /* ARC PLL monitor register */
26 #define CGU_PLL_CTRL_ODIV_SHIFT 2
27 #define CGU_PLL_CTRL_IDIV_SHIFT 4
28 #define CGU_PLL_CTRL_FBDIV_SHIFT 9
29 #define CGU_PLL_CTRL_BAND_SHIFT 20
31 #define CGU_PLL_CTRL_ODIV_MASK GENMASK(3, CGU_PLL_CTRL_ODIV_SHIFT)
32 #define CGU_PLL_CTRL_IDIV_MASK GENMASK(8, CGU_PLL_CTRL_IDIV_SHIFT)
33 #define CGU_PLL_CTRL_FBDIV_MASK GENMASK(15, CGU_PLL_CTRL_FBDIV_SHIFT)
35 #define CGU_PLL_CTRL_PD BIT(0)
36 #define CGU_PLL_CTRL_BYPASS BIT(1)
38 #define CGU_PLL_STATUS_LOCK BIT(0)
39 #define CGU_PLL_STATUS_ERR BIT(1)
41 #define HSDK_PLL_MAX_LOCK_TIME 100 /* 100 us */
43 #define CGU_PLL_SOURCE_MAX 1
45 #define CORE_IF_CLK_THRESHOLD_HZ 500000000
46 #define CREG_CORE_IF_CLK_DIV_1 0x0
47 #define CREG_CORE_IF_CLK_DIV_2 0x1
57 static const struct hsdk_pll_cfg asdt_pll_cfg
[] = {
58 { 100000000, 0, 11, 3, 0 },
59 { 133000000, 0, 15, 3, 0 },
60 { 200000000, 1, 47, 3, 0 },
61 { 233000000, 1, 27, 2, 0 },
62 { 300000000, 1, 35, 2, 0 },
63 { 333000000, 1, 39, 2, 0 },
64 { 400000000, 1, 47, 2, 0 },
65 { 500000000, 0, 14, 1, 0 },
66 { 600000000, 0, 17, 1, 0 },
67 { 700000000, 0, 20, 1, 0 },
68 { 800000000, 0, 23, 1, 0 },
69 { 900000000, 1, 26, 0, 0 },
70 { 1000000000, 1, 29, 0, 0 },
71 { 1100000000, 1, 32, 0, 0 },
72 { 1200000000, 1, 35, 0, 0 },
73 { 1300000000, 1, 38, 0, 0 },
74 { 1400000000, 1, 41, 0, 0 },
75 { 1500000000, 1, 44, 0, 0 },
76 { 1600000000, 1, 47, 0, 0 },
80 static const struct hsdk_pll_cfg hdmi_pll_cfg
[] = {
81 { 297000000, 0, 21, 2, 0 },
82 { 540000000, 0, 19, 1, 0 },
83 { 594000000, 0, 21, 1, 0 },
90 void __iomem
*spec_regs
;
91 const struct hsdk_pll_devdata
*pll_devdata
;
95 struct hsdk_pll_devdata
{
96 const struct hsdk_pll_cfg
*pll_cfg
;
97 int (*update_rate
)(struct hsdk_pll_clk
*clk
, unsigned long rate
,
98 const struct hsdk_pll_cfg
*cfg
);
101 static int hsdk_pll_core_update_rate(struct hsdk_pll_clk
*, unsigned long,
102 const struct hsdk_pll_cfg
*);
103 static int hsdk_pll_comm_update_rate(struct hsdk_pll_clk
*, unsigned long,
104 const struct hsdk_pll_cfg
*);
106 static const struct hsdk_pll_devdata core_pll_devdata
= {
107 .pll_cfg
= asdt_pll_cfg
,
108 .update_rate
= hsdk_pll_core_update_rate
,
111 static const struct hsdk_pll_devdata sdt_pll_devdata
= {
112 .pll_cfg
= asdt_pll_cfg
,
113 .update_rate
= hsdk_pll_comm_update_rate
,
116 static const struct hsdk_pll_devdata hdmi_pll_devdata
= {
117 .pll_cfg
= hdmi_pll_cfg
,
118 .update_rate
= hsdk_pll_comm_update_rate
,
121 static inline void hsdk_pll_write(struct hsdk_pll_clk
*clk
, u32 reg
, u32 val
)
123 iowrite32(val
, clk
->regs
+ reg
);
126 static inline u32
hsdk_pll_read(struct hsdk_pll_clk
*clk
, u32 reg
)
128 return ioread32(clk
->regs
+ reg
);
131 static inline void hsdk_pll_set_cfg(struct hsdk_pll_clk
*clk
,
132 const struct hsdk_pll_cfg
*cfg
)
136 /* Powerdown and Bypass bits should be cleared */
137 val
|= cfg
->idiv
<< CGU_PLL_CTRL_IDIV_SHIFT
;
138 val
|= cfg
->fbdiv
<< CGU_PLL_CTRL_FBDIV_SHIFT
;
139 val
|= cfg
->odiv
<< CGU_PLL_CTRL_ODIV_SHIFT
;
140 val
|= cfg
->band
<< CGU_PLL_CTRL_BAND_SHIFT
;
142 dev_dbg(clk
->dev
, "write configuration: %#x\n", val
);
144 hsdk_pll_write(clk
, CGU_PLL_CTRL
, val
);
147 static inline bool hsdk_pll_is_locked(struct hsdk_pll_clk
*clk
)
149 return !!(hsdk_pll_read(clk
, CGU_PLL_STATUS
) & CGU_PLL_STATUS_LOCK
);
152 static inline bool hsdk_pll_is_err(struct hsdk_pll_clk
*clk
)
154 return !!(hsdk_pll_read(clk
, CGU_PLL_STATUS
) & CGU_PLL_STATUS_ERR
);
157 static inline struct hsdk_pll_clk
*to_hsdk_pll_clk(struct clk_hw
*hw
)
159 return container_of(hw
, struct hsdk_pll_clk
, hw
);
162 static unsigned long hsdk_pll_recalc_rate(struct clk_hw
*hw
,
163 unsigned long parent_rate
)
167 u32 idiv
, fbdiv
, odiv
;
168 struct hsdk_pll_clk
*clk
= to_hsdk_pll_clk(hw
);
170 val
= hsdk_pll_read(clk
, CGU_PLL_CTRL
);
172 dev_dbg(clk
->dev
, "current configuration: %#x\n", val
);
174 /* Check if PLL is disabled */
175 if (val
& CGU_PLL_CTRL_PD
)
178 /* Check if PLL is bypassed */
179 if (val
& CGU_PLL_CTRL_BYPASS
)
182 /* input divider = reg.idiv + 1 */
183 idiv
= 1 + ((val
& CGU_PLL_CTRL_IDIV_MASK
) >> CGU_PLL_CTRL_IDIV_SHIFT
);
184 /* fb divider = 2*(reg.fbdiv + 1) */
185 fbdiv
= 2 * (1 + ((val
& CGU_PLL_CTRL_FBDIV_MASK
) >> CGU_PLL_CTRL_FBDIV_SHIFT
));
186 /* output divider = 2^(reg.odiv) */
187 odiv
= 1 << ((val
& CGU_PLL_CTRL_ODIV_MASK
) >> CGU_PLL_CTRL_ODIV_SHIFT
);
189 rate
= (u64
)parent_rate
* fbdiv
;
190 do_div(rate
, idiv
* odiv
);
195 static long hsdk_pll_round_rate(struct clk_hw
*hw
, unsigned long rate
,
196 unsigned long *prate
)
199 unsigned long best_rate
;
200 struct hsdk_pll_clk
*clk
= to_hsdk_pll_clk(hw
);
201 const struct hsdk_pll_cfg
*pll_cfg
= clk
->pll_devdata
->pll_cfg
;
203 if (pll_cfg
[0].rate
== 0)
206 best_rate
= pll_cfg
[0].rate
;
208 for (i
= 1; pll_cfg
[i
].rate
!= 0; i
++) {
209 if (abs(rate
- pll_cfg
[i
].rate
) < abs(rate
- best_rate
))
210 best_rate
= pll_cfg
[i
].rate
;
213 dev_dbg(clk
->dev
, "chosen best rate: %lu\n", best_rate
);
218 static int hsdk_pll_comm_update_rate(struct hsdk_pll_clk
*clk
,
220 const struct hsdk_pll_cfg
*cfg
)
222 hsdk_pll_set_cfg(clk
, cfg
);
225 * Wait until CGU relocks and check error status.
226 * If after timeout CGU is unlocked yet return error.
228 udelay(HSDK_PLL_MAX_LOCK_TIME
);
229 if (!hsdk_pll_is_locked(clk
))
232 if (hsdk_pll_is_err(clk
))
238 static int hsdk_pll_core_update_rate(struct hsdk_pll_clk
*clk
,
240 const struct hsdk_pll_cfg
*cfg
)
243 * When core clock exceeds 500MHz, the divider for the interface
244 * clock must be programmed to div-by-2.
246 if (rate
> CORE_IF_CLK_THRESHOLD_HZ
)
247 iowrite32(CREG_CORE_IF_CLK_DIV_2
, clk
->spec_regs
);
249 hsdk_pll_set_cfg(clk
, cfg
);
252 * Wait until CGU relocks and check error status.
253 * If after timeout CGU is unlocked yet return error.
255 udelay(HSDK_PLL_MAX_LOCK_TIME
);
256 if (!hsdk_pll_is_locked(clk
))
259 if (hsdk_pll_is_err(clk
))
263 * Program divider to div-by-1 if we succesfuly set core clock below
266 if (rate
<= CORE_IF_CLK_THRESHOLD_HZ
)
267 iowrite32(CREG_CORE_IF_CLK_DIV_1
, clk
->spec_regs
);
272 static int hsdk_pll_set_rate(struct clk_hw
*hw
, unsigned long rate
,
273 unsigned long parent_rate
)
276 struct hsdk_pll_clk
*clk
= to_hsdk_pll_clk(hw
);
277 const struct hsdk_pll_cfg
*pll_cfg
= clk
->pll_devdata
->pll_cfg
;
279 for (i
= 0; pll_cfg
[i
].rate
!= 0; i
++) {
280 if (pll_cfg
[i
].rate
== rate
) {
281 return clk
->pll_devdata
->update_rate(clk
, rate
,
286 dev_err(clk
->dev
, "invalid rate=%ld, parent_rate=%ld\n", rate
,
292 static const struct clk_ops hsdk_pll_ops
= {
293 .recalc_rate
= hsdk_pll_recalc_rate
,
294 .round_rate
= hsdk_pll_round_rate
,
295 .set_rate
= hsdk_pll_set_rate
,
298 static int hsdk_pll_clk_probe(struct platform_device
*pdev
)
301 struct resource
*mem
;
302 const char *parent_name
;
303 unsigned int num_parents
;
304 struct hsdk_pll_clk
*pll_clk
;
305 struct clk_init_data init
= { };
306 struct device
*dev
= &pdev
->dev
;
308 pll_clk
= devm_kzalloc(dev
, sizeof(*pll_clk
), GFP_KERNEL
);
312 mem
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
313 pll_clk
->regs
= devm_ioremap_resource(dev
, mem
);
314 if (IS_ERR(pll_clk
->regs
))
315 return PTR_ERR(pll_clk
->regs
);
317 init
.name
= dev
->of_node
->name
;
318 init
.ops
= &hsdk_pll_ops
;
319 parent_name
= of_clk_get_parent_name(dev
->of_node
, 0);
320 init
.parent_names
= &parent_name
;
321 num_parents
= of_clk_get_parent_count(dev
->of_node
);
322 if (num_parents
== 0 || num_parents
> CGU_PLL_SOURCE_MAX
) {
323 dev_err(dev
, "wrong clock parents number: %u\n", num_parents
);
326 init
.num_parents
= num_parents
;
328 pll_clk
->hw
.init
= &init
;
330 pll_clk
->pll_devdata
= of_device_get_match_data(dev
);
332 if (!pll_clk
->pll_devdata
) {
333 dev_err(dev
, "No OF match data provided\n");
337 ret
= devm_clk_hw_register(dev
, &pll_clk
->hw
);
339 dev_err(dev
, "failed to register %s clock\n", init
.name
);
343 return of_clk_add_hw_provider(dev
->of_node
, of_clk_hw_simple_get
,
347 static int hsdk_pll_clk_remove(struct platform_device
*pdev
)
349 of_clk_del_provider(pdev
->dev
.of_node
);
353 static void __init
of_hsdk_pll_clk_setup(struct device_node
*node
)
356 const char *parent_name
;
357 unsigned int num_parents
;
358 struct hsdk_pll_clk
*pll_clk
;
359 struct clk_init_data init
= { };
361 pll_clk
= kzalloc(sizeof(*pll_clk
), GFP_KERNEL
);
365 pll_clk
->regs
= of_iomap(node
, 0);
366 if (!pll_clk
->regs
) {
367 pr_err("failed to map pll registers\n");
368 goto err_free_pll_clk
;
371 pll_clk
->spec_regs
= of_iomap(node
, 1);
372 if (!pll_clk
->spec_regs
) {
373 pr_err("failed to map pll registers\n");
374 goto err_unmap_comm_regs
;
377 init
.name
= node
->name
;
378 init
.ops
= &hsdk_pll_ops
;
379 parent_name
= of_clk_get_parent_name(node
, 0);
380 init
.parent_names
= &parent_name
;
381 num_parents
= of_clk_get_parent_count(node
);
382 if (num_parents
> CGU_PLL_SOURCE_MAX
) {
383 pr_err("too much clock parents: %u\n", num_parents
);
384 goto err_unmap_spec_regs
;
386 init
.num_parents
= num_parents
;
388 pll_clk
->hw
.init
= &init
;
389 pll_clk
->pll_devdata
= &core_pll_devdata
;
391 ret
= clk_hw_register(NULL
, &pll_clk
->hw
);
393 pr_err("failed to register %s clock\n", node
->name
);
394 goto err_unmap_spec_regs
;
397 ret
= of_clk_add_hw_provider(node
, of_clk_hw_simple_get
, &pll_clk
->hw
);
399 pr_err("failed to add hw provider for %s clock\n", node
->name
);
400 goto err_unmap_spec_regs
;
406 iounmap(pll_clk
->spec_regs
);
408 iounmap(pll_clk
->regs
);
413 /* Core PLL needed early for ARC cpus timers */
414 CLK_OF_DECLARE(hsdk_pll_clock
, "snps,hsdk-core-pll-clock",
415 of_hsdk_pll_clk_setup
);
417 static const struct of_device_id hsdk_pll_clk_id
[] = {
418 { .compatible
= "snps,hsdk-gp-pll-clock", .data
= &sdt_pll_devdata
},
419 { .compatible
= "snps,hsdk-hdmi-pll-clock", .data
= &hdmi_pll_devdata
},
423 static struct platform_driver hsdk_pll_clk_driver
= {
425 .name
= "hsdk-gp-pll-clock",
426 .of_match_table
= hsdk_pll_clk_id
,
428 .probe
= hsdk_pll_clk_probe
,
429 .remove
= hsdk_pll_clk_remove
,
431 builtin_platform_driver(hsdk_pll_clk_driver
);