3 * Copyright 2013 Freescale Semiconductor, Inc.
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
11 #include <dt-bindings/interrupt-controller/irq.h>
12 #include "imx6dl-pinfunc.h"
13 #include "imx6qdl.dtsi"
25 compatible = "arm,cortex-a9";
28 next-level-cache = <&L2>;
35 fsl,soc-operating-points = <
36 /* ARM kHz SOC-PU uV */
41 clock-latency = <61036>; /* two CLK32 periods */
42 clocks = <&clks IMX6QDL_CLK_ARM>,
43 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
44 <&clks IMX6QDL_CLK_STEP>,
45 <&clks IMX6QDL_CLK_PLL1_SW>,
46 <&clks IMX6QDL_CLK_PLL1_SYS>;
47 clock-names = "arm", "pll2_pfd2_396m", "step",
48 "pll1_sw", "pll1_sys";
49 arm-supply = <®_arm>;
50 pu-supply = <®_pu>;
51 soc-supply = <®_soc>;
55 compatible = "arm,cortex-a9";
58 next-level-cache = <&L2>;
63 ocram: sram@00900000 {
64 compatible = "mmio-sram";
65 reg = <0x00900000 0x20000>;
66 clocks = <&clks IMX6QDL_CLK_OCRAM>;
69 aips1: aips-bus@02000000 {
70 iomuxc: iomuxc@020e0000 {
71 compatible = "fsl,imx6dl-iomuxc";
75 reg = <0x020f0000 0x4000>;
76 interrupts = <0 98 IRQ_TYPE_LEVEL_HIGH>;
80 reg = <0x020f4000 0x4000>;
81 interrupts = <0 97 IRQ_TYPE_LEVEL_HIGH>;
84 lcdif: lcdif@020f8000 {
85 reg = <0x020f8000 0x4000>;
86 interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>;
90 aips2: aips-bus@02100000 {
94 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
95 reg = <0x021f8000 0x4000>;
96 interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>;
97 clocks = <&clks IMX6DL_CLK_I2C4>;
104 compatible = "fsl,imx-capture-subsystem";
105 ports = <&ipu1_csi0>, <&ipu1_csi1>;
109 compatible = "fsl,imx-display-subsystem";
110 ports = <&ipu1_di0>, <&ipu1_di1>;
114 compatible = "fsl,imx-gpu-subsystem";
115 cores = <&gpu_2d>, <&gpu_3d>;
120 gpio-ranges = <&iomuxc 0 131 2>, <&iomuxc 2 137 8>, <&iomuxc 10 189 2>,
121 <&iomuxc 12 194 1>, <&iomuxc 13 193 1>, <&iomuxc 14 192 1>,
122 <&iomuxc 15 191 1>, <&iomuxc 16 185 2>, <&iomuxc 18 184 1>,
123 <&iomuxc 19 187 1>, <&iomuxc 20 183 1>, <&iomuxc 21 188 1>,
124 <&iomuxc 22 123 3>, <&iomuxc 25 121 1>, <&iomuxc 26 127 1>,
125 <&iomuxc 27 126 1>, <&iomuxc 28 128 1>, <&iomuxc 29 130 1>,
126 <&iomuxc 30 129 1>, <&iomuxc 31 122 1>;
130 gpio-ranges = <&iomuxc 0 161 8>, <&iomuxc 8 208 8>, <&iomuxc 16 74 1>,
131 <&iomuxc 17 73 1>, <&iomuxc 18 72 1>, <&iomuxc 19 71 1>,
132 <&iomuxc 20 70 1>, <&iomuxc 21 69 1>, <&iomuxc 22 68 1>,
133 <&iomuxc 23 79 2>, <&iomuxc 25 118 2>, <&iomuxc 27 117 1>,
138 gpio-ranges = <&iomuxc 0 97 2>, <&iomuxc 2 105 8>, <&iomuxc 10 99 6>,
143 gpio-ranges = <&iomuxc 5 136 1>, <&iomuxc 6 145 1>, <&iomuxc 7 150 1>,
144 <&iomuxc 8 146 1>, <&iomuxc 9 151 1>, <&iomuxc 10 147 1>,
145 <&iomuxc 11 152 1>, <&iomuxc 12 148 1>, <&iomuxc 13 153 1>,
146 <&iomuxc 14 149 1>, <&iomuxc 15 154 1>, <&iomuxc 16 39 7>,
147 <&iomuxc 23 56 1>, <&iomuxc 24 61 7>, <&iomuxc 31 46 1>;
151 gpio-ranges = <&iomuxc 0 120 1>, <&iomuxc 2 77 1>, <&iomuxc 4 76 1>,
152 <&iomuxc 5 47 9>, <&iomuxc 14 57 4>, <&iomuxc 18 37 1>,
153 <&iomuxc 19 36 1>, <&iomuxc 20 35 1>, <&iomuxc 21 38 1>,
154 <&iomuxc 22 29 6>, <&iomuxc 28 19 4>;
158 gpio-ranges = <&iomuxc 0 23 6>, <&iomuxc 6 75 1>, <&iomuxc 7 156 1>,
159 <&iomuxc 8 155 1>, <&iomuxc 9 170 1>, <&iomuxc 10 169 1>,
160 <&iomuxc 11 157 1>, <&iomuxc 14 158 3>, <&iomuxc 17 204 1>,
161 <&iomuxc 18 203 1>, <&iomuxc 19 182 1>, <&iomuxc 20 177 4>,
162 <&iomuxc 24 175 1>, <&iomuxc 25 171 1>, <&iomuxc 26 181 1>,
163 <&iomuxc 27 172 3>, <&iomuxc 30 176 1>, <&iomuxc 31 78 1>;
167 gpio-ranges = <&iomuxc 0 202 1>, <&iomuxc 1 201 1>, <&iomuxc 2 196 1>,
168 <&iomuxc 3 195 1>, <&iomuxc 4 197 4>, <&iomuxc 8 205 1>,
169 <&iomuxc 9 207 1>, <&iomuxc 10 206 1>, <&iomuxc 11 133 3>;
173 ipu1_csi0_mux: ipu1_csi0_mux@34 {
174 compatible = "video-mux";
175 mux-controls = <&mux 0>;
176 #address-cells = <1>;
182 ipu1_csi0_mux_from_mipi_vc0: endpoint {
183 remote-endpoint = <&mipi_vc0_to_ipu1_csi0_mux>;
190 ipu1_csi0_mux_from_mipi_vc1: endpoint {
191 remote-endpoint = <&mipi_vc1_to_ipu1_csi0_mux>;
198 ipu1_csi0_mux_from_mipi_vc2: endpoint {
199 remote-endpoint = <&mipi_vc2_to_ipu1_csi0_mux>;
206 ipu1_csi0_mux_from_mipi_vc3: endpoint {
207 remote-endpoint = <&mipi_vc3_to_ipu1_csi0_mux>;
214 ipu1_csi0_mux_from_parallel_sensor: endpoint {
221 ipu1_csi0_mux_to_ipu1_csi0: endpoint {
222 remote-endpoint = <&ipu1_csi0_from_ipu1_csi0_mux>;
227 ipu1_csi1_mux: ipu1_csi1_mux@34 {
228 compatible = "video-mux";
229 mux-controls = <&mux 1>;
230 #address-cells = <1>;
236 ipu1_csi1_mux_from_mipi_vc0: endpoint {
237 remote-endpoint = <&mipi_vc0_to_ipu1_csi1_mux>;
244 ipu1_csi1_mux_from_mipi_vc1: endpoint {
245 remote-endpoint = <&mipi_vc1_to_ipu1_csi1_mux>;
252 ipu1_csi1_mux_from_mipi_vc2: endpoint {
253 remote-endpoint = <&mipi_vc2_to_ipu1_csi1_mux>;
260 ipu1_csi1_mux_from_mipi_vc3: endpoint {
261 remote-endpoint = <&mipi_vc3_to_ipu1_csi1_mux>;
268 ipu1_csi1_mux_from_parallel_sensor: endpoint {
275 ipu1_csi1_mux_to_ipu1_csi1: endpoint {
276 remote-endpoint = <&ipu1_csi1_from_ipu1_csi1_mux>;
283 compatible = "fsl,imx6dl-gpt";
287 compatible = "fsl,imx6dl-hdmi";
291 ipu1_csi1_from_ipu1_csi1_mux: endpoint {
292 remote-endpoint = <&ipu1_csi1_mux_to_ipu1_csi1>;
297 clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, <&clks IMX6QDL_CLK_LDB_DI1_SEL>,
298 <&clks IMX6QDL_CLK_IPU1_DI0_SEL>, <&clks IMX6QDL_CLK_IPU1_DI1_SEL>,
299 <&clks IMX6QDL_CLK_LDB_DI0>, <&clks IMX6QDL_CLK_LDB_DI1>;
300 clock-names = "di0_pll", "di1_pll",
301 "di0_sel", "di1_sel",
308 #address-cells = <1>;
311 mipi_vc0_to_ipu1_csi0_mux: endpoint@0 {
312 remote-endpoint = <&ipu1_csi0_mux_from_mipi_vc0>;
315 mipi_vc0_to_ipu1_csi1_mux: endpoint@1 {
316 remote-endpoint = <&ipu1_csi1_mux_from_mipi_vc0>;
322 #address-cells = <1>;
325 mipi_vc1_to_ipu1_csi0_mux: endpoint@0 {
326 remote-endpoint = <&ipu1_csi0_mux_from_mipi_vc1>;
329 mipi_vc1_to_ipu1_csi1_mux: endpoint@1 {
330 remote-endpoint = <&ipu1_csi1_mux_from_mipi_vc1>;
336 #address-cells = <1>;
339 mipi_vc2_to_ipu1_csi0_mux: endpoint@0 {
340 remote-endpoint = <&ipu1_csi0_mux_from_mipi_vc2>;
343 mipi_vc2_to_ipu1_csi1_mux: endpoint@1 {
344 remote-endpoint = <&ipu1_csi1_mux_from_mipi_vc2>;
350 #address-cells = <1>;
353 mipi_vc3_to_ipu1_csi0_mux: endpoint@0 {
354 remote-endpoint = <&ipu1_csi0_mux_from_mipi_vc3>;
357 mipi_vc3_to_ipu1_csi1_mux: endpoint@1 {
358 remote-endpoint = <&ipu1_csi1_mux_from_mipi_vc3>;
364 mux-reg-masks = <0x34 0x00000007>, /* IPU_CSI0_MUX */
365 <0x34 0x00000038>, /* IPU_CSI1_MUX */
366 <0x0c 0x0000000c>, /* HDMI_MUX_CTL */
367 <0x0c 0x000000c0>, /* LVDS0_MUX_CTL */
368 <0x0c 0x00000300>, /* LVDS1_MUX_CTL */
369 <0x28 0x00000003>, /* DCIC1_MUX_CTL */
370 <0x28 0x0000000c>; /* DCIC2_MUX_CTL */
374 compatible = "fsl,imx6dl-vpu", "cnm,coda960";