2 * DTS file for all SPEAr1340 SoCs
4 * Copyright 2012 Viresh Kumar <vireshk@kernel.org>
6 * The code contained herein is licensed under the GNU General Public
7 * License. You may obtain a copy of the GNU General Public License
8 * Version 2 or later at the following locations:
10 * http://www.opensource.org/licenses/gpl-license.html
11 * http://www.gnu.org/copyleft/gpl.html
14 /include/ "spear13xx.dtsi"
17 compatible = "st,spear1340";
21 spics: spics@e0700000{
22 compatible = "st,spear-spics-gpio";
23 reg = <0xe0700000 0x1000>;
24 st-spics,peripcfg-reg = <0x42c>;
25 st-spics,sw-enable-bit = <21>;
26 st-spics,cs-value-bit = <20>;
27 st-spics,cs-enable-mask = <3>;
28 st-spics,cs-enable-shift = <18>;
34 miphy0: miphy@eb800000 {
35 compatible = "st,spear1340-miphy";
36 reg = <0xeb800000 0x4000>;
42 ahci0: ahci@b1000000 {
43 compatible = "snps,spear-ahci";
44 reg = <0xb1000000 0x10000>;
45 interrupts = <0 72 0x4>;
47 phy-names = "sata-phy";
51 pcie0: pcie@b1000000 {
52 compatible = "st,spear1340-pcie", "snps,dw-pcie";
53 reg = <0xb1000000 0x4000>, <0x80000000 0x20000>;
54 reg-names = "dbi", "config";
55 interrupts = <0 68 0x4>;
56 interrupt-map-mask = <0 0 0 0>;
57 interrupt-map = <0x0 0 &gic 0 68 0x4>;
60 phy-names = "pcie-phy";
64 ranges = <0x81000000 0 0 0x80020000 0 0x00010000 /* downstream I/O */
65 0x82000000 0 0x80030000 0xc0030000 0 0x0ffd0000>; /* non-prefetchable memory */
66 bus-range = <0x00 0xff>;
71 compatible = "snps,designware-i2s";
72 reg = <0xb2400000 0x10000>;
73 interrupt-names = "play_irq";
74 interrupts = <0 98 0x4
82 compatible = "snps,designware-i2s";
83 reg = <0xb2000000 0x10000>;
84 interrupt-names = "record_irq";
85 interrupts = <0 100 0x4
92 pinmux: pinmux@e0700000 {
93 compatible = "st,spear1340-pinmux";
94 reg = <0xe0700000 0x1000>;
95 #gpio-range-cells = <3>;
99 compatible ="st,spear13xx-pwm";
100 reg = <0xe0180000 0x1000>;
106 compatible = "st,spdif-in";
107 reg = < 0xd0100000 0x20000
108 0xd0110000 0x10000 >;
109 interrupts = <0 84 0x4>;
114 compatible = "st,spdif-out";
115 reg = <0xd0000000 0x20000>;
116 interrupts = <0 85 0x4>;
121 compatible = "arm,pl022", "arm,primecell";
122 reg = <0x5d400000 0x1000>;
123 #address-cells = <1>;
125 interrupts = <0 99 0x4>;
131 #address-cells = <1>;
133 compatible = "snps,designware-i2c";
134 reg = <0xb4000000 0x1000>;
135 interrupts = <0 104 0x4>;
141 compatible = "arm,pl011", "arm,primecell";
142 reg = <0xb4100000 0x1000>;
143 interrupts = <0 105 0x4>;
145 dmas = <&dwdma0 12 0 1>,
147 dma-names = "tx", "rx";
151 st,thermal-flags = <0x2a00>;
154 gpiopinctrl: gpio@e2800000 {
155 compatible = "st,spear-plgpio";
156 reg = <0xe2800000 0x1000>;
157 interrupts = <0 107 0x4>;
158 #interrupt-cells = <1>;
159 interrupt-controller;
162 gpio-ranges = <&pinmux 0 0 252>;
165 st-plgpio,ngpio = <250>;
166 st-plgpio,wdata-reg = <0x40>;
167 st-plgpio,dir-reg = <0x00>;
168 st-plgpio,ie-reg = <0x80>;
169 st-plgpio,rdata-reg = <0x20>;
170 st-plgpio,mis-reg = <0xa0>;
171 st-plgpio,eit-reg = <0x60>;