1 // SPDX-License-Identifier: GPL-2.0
3 * ARM Ltd. Versatile Express
5 * CoreTile Express A5x2
6 * Cortex-A5 MPCore (V2P-CA5s)
16 arm,vexpress,site = <0xf>;
17 compatible = "arm,vexpress,v2p-ca5s", "arm,vexpress";
18 interrupt-parent = <&gic>;
25 serial0 = &v2m_serial0;
26 serial1 = &v2m_serial1;
27 serial2 = &v2m_serial2;
28 serial3 = &v2m_serial3;
39 compatible = "arm,cortex-a5";
41 next-level-cache = <&L2>;
46 compatible = "arm,cortex-a5";
48 next-level-cache = <&L2>;
53 device_type = "memory";
54 reg = <0x80000000 0x40000000>;
58 compatible = "arm,hdlcd";
59 reg = <0x2a110000 0x1000>;
60 interrupts = <0 85 4>;
61 clocks = <&hdlcd_clk>;
62 clock-names = "pxlclk";
65 memory-controller@2a150000 {
66 compatible = "arm,pl341", "arm,primecell";
67 reg = <0x2a150000 0x1000>;
69 clock-names = "apb_pclk";
72 memory-controller@2a190000 {
73 compatible = "arm,pl354", "arm,primecell";
74 reg = <0x2a190000 0x1000>;
75 interrupts = <0 86 4>,
78 clock-names = "apb_pclk";
82 compatible = "arm,cortex-a5-scu";
83 reg = <0x2c000000 0x58>;
87 compatible = "arm,cortex-a5-twd-timer";
88 reg = <0x2c000600 0x20>;
89 interrupts = <1 13 0x304>;
93 compatible = "arm,cortex-a5-global-timer",
94 "arm,cortex-a9-global-timer";
95 reg = <0x2c000200 0x20>;
96 interrupts = <1 11 0x304>;
101 compatible = "arm,cortex-a5-twd-wdt";
102 reg = <0x2c000620 0x20>;
103 interrupts = <1 14 0x304>;
106 gic: interrupt-controller@2c001000 {
107 compatible = "arm,cortex-a5-gic", "arm,cortex-a9-gic";
108 #interrupt-cells = <3>;
109 #address-cells = <0>;
110 interrupt-controller;
111 reg = <0x2c001000 0x1000>,
115 L2: cache-controller@2c0f0000 {
116 compatible = "arm,pl310-cache";
117 reg = <0x2c0f0000 0x1000>;
118 interrupts = <0 84 4>;
123 compatible = "arm,cortex-a5-pmu";
124 interrupts = <0 68 4>,
129 compatible = "arm,vexpress,config-bus";
130 arm,vexpress,config-bridge = <&v2m_sysreg>;
133 /* CPU and internal AXI reference clock */
134 compatible = "arm,vexpress-osc";
135 arm,vexpress-sysreg,func = <1 0>;
136 freq-range = <50000000 100000000>;
138 clock-output-names = "oscclk0";
142 /* Multiplexed AXI master clock */
143 compatible = "arm,vexpress-osc";
144 arm,vexpress-sysreg,func = <1 1>;
145 freq-range = <5000000 50000000>;
147 clock-output-names = "oscclk1";
152 compatible = "arm,vexpress-osc";
153 arm,vexpress-sysreg,func = <1 2>;
154 freq-range = <80000000 120000000>;
156 clock-output-names = "oscclk2";
161 compatible = "arm,vexpress-osc";
162 arm,vexpress-sysreg,func = <1 3>;
163 freq-range = <23750000 165000000>;
165 clock-output-names = "oscclk3";
169 /* Test chip gate configuration */
170 compatible = "arm,vexpress-osc";
171 arm,vexpress-sysreg,func = <1 4>;
172 freq-range = <80000000 80000000>;
174 clock-output-names = "oscclk4";
179 compatible = "arm,vexpress-osc";
180 arm,vexpress-sysreg,func = <1 5>;
181 freq-range = <25000000 60000000>;
183 clock-output-names = "oscclk5";
187 /* DCC internal operating temperature */
188 compatible = "arm,vexpress-temp";
189 arm,vexpress-sysreg,func = <4 0>;
195 compatible = "simple-bus";
197 #address-cells = <2>;
199 ranges = <0 0 0x08000000 0x04000000>,
200 <1 0 0x14000000 0x04000000>,
201 <2 0 0x18000000 0x04000000>,
202 <3 0 0x1c000000 0x04000000>,
203 <4 0 0x0c000000 0x04000000>,
204 <5 0 0x10000000 0x04000000>;
206 #interrupt-cells = <1>;
207 interrupt-map-mask = <0 0 63>;
208 interrupt-map = <0 0 0 &gic 0 0 4>,
218 <0 0 10 &gic 0 10 4>,
219 <0 0 11 &gic 0 11 4>,
220 <0 0 12 &gic 0 12 4>,
221 <0 0 13 &gic 0 13 4>,
222 <0 0 14 &gic 0 14 4>,
223 <0 0 15 &gic 0 15 4>,
224 <0 0 16 &gic 0 16 4>,
225 <0 0 17 &gic 0 17 4>,
226 <0 0 18 &gic 0 18 4>,
227 <0 0 19 &gic 0 19 4>,
228 <0 0 20 &gic 0 20 4>,
229 <0 0 21 &gic 0 21 4>,
230 <0 0 22 &gic 0 22 4>,
231 <0 0 23 &gic 0 23 4>,
232 <0 0 24 &gic 0 24 4>,
233 <0 0 25 &gic 0 25 4>,
234 <0 0 26 &gic 0 26 4>,
235 <0 0 27 &gic 0 27 4>,
236 <0 0 28 &gic 0 28 4>,
237 <0 0 29 &gic 0 29 4>,
238 <0 0 30 &gic 0 30 4>,
239 <0 0 31 &gic 0 31 4>,
240 <0 0 32 &gic 0 32 4>,
241 <0 0 33 &gic 0 33 4>,
242 <0 0 34 &gic 0 34 4>,
243 <0 0 35 &gic 0 35 4>,
244 <0 0 36 &gic 0 36 4>,
245 <0 0 37 &gic 0 37 4>,
246 <0 0 38 &gic 0 38 4>,
247 <0 0 39 &gic 0 39 4>,
248 <0 0 40 &gic 0 40 4>,
249 <0 0 41 &gic 0 41 4>,
250 <0 0 42 &gic 0 42 4>;
252 /include/ "vexpress-v2m-rs1.dtsi"
255 site2: hsb@40000000 {
256 compatible = "simple-bus";
257 #address-cells = <1>;
259 ranges = <0 0x40000000 0x40000000>;
260 #interrupt-cells = <1>;
261 interrupt-map-mask = <0 3>;
262 interrupt-map = <0 0 &gic 0 36 4>,