1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * PIC32 deadman timer driver
5 * Purna Chandra Mandal <purna.mandal@microchip.com>
6 * Copyright (c) 2016, Microchip Technology Inc.
9 #include <linux/device.h>
10 #include <linux/err.h>
12 #include <linux/kernel.h>
13 #include <linux/module.h>
15 #include <linux/of_device.h>
16 #include <linux/platform_device.h>
18 #include <linux/watchdog.h>
20 #include <asm/mach-pic32/pic32.h>
22 /* Deadman Timer Regs */
23 #define DMTCON_REG 0x00
24 #define DMTPRECLR_REG 0x10
25 #define DMTCLR_REG 0x20
26 #define DMTSTAT_REG 0x30
27 #define DMTCNT_REG 0x40
28 #define DMTPSCNT_REG 0x60
29 #define DMTPSINTV_REG 0x70
31 /* Deadman Timer Regs fields */
32 #define DMT_ON BIT(15)
33 #define DMT_STEP1_KEY BIT(6)
34 #define DMT_STEP2_KEY BIT(3)
35 #define DMTSTAT_WINOPN BIT(0)
36 #define DMTSTAT_EVENT BIT(5)
37 #define DMTSTAT_BAD2 BIT(6)
38 #define DMTSTAT_BAD1 BIT(7)
40 /* Reset Control Register fields for watchdog */
41 #define RESETCON_DMT_TIMEOUT BIT(5)
48 static inline void dmt_enable(struct pic32_dmt
*dmt
)
50 writel(DMT_ON
, PIC32_SET(dmt
->regs
+ DMTCON_REG
));
53 static inline void dmt_disable(struct pic32_dmt
*dmt
)
55 writel(DMT_ON
, PIC32_CLR(dmt
->regs
+ DMTCON_REG
));
57 * Cannot touch registers in the CPU cycle following clearing the
63 static inline int dmt_bad_status(struct pic32_dmt
*dmt
)
67 val
= readl(dmt
->regs
+ DMTSTAT_REG
);
68 val
&= (DMTSTAT_BAD1
| DMTSTAT_BAD2
| DMTSTAT_EVENT
);
75 static inline int dmt_keepalive(struct pic32_dmt
*dmt
)
80 /* set pre-clear key */
81 writel(DMT_STEP1_KEY
<< 8, dmt
->regs
+ DMTPRECLR_REG
);
83 /* wait for DMT window to open */
85 v
= readl(dmt
->regs
+ DMTSTAT_REG
) & DMTSTAT_WINOPN
;
86 if (v
== DMTSTAT_WINOPN
)
91 writel(DMT_STEP2_KEY
, dmt
->regs
+ DMTCLR_REG
);
93 /* check whether keys are latched correctly */
94 return dmt_bad_status(dmt
);
97 static inline u32
pic32_dmt_get_timeout_secs(struct pic32_dmt
*dmt
)
101 rate
= clk_get_rate(dmt
->clk
);
103 return readl(dmt
->regs
+ DMTPSCNT_REG
) / rate
;
108 static inline u32
pic32_dmt_bootstatus(struct pic32_dmt
*dmt
)
111 void __iomem
*rst_base
;
113 rst_base
= ioremap(PIC32_BASE_RESET
, 0x10);
119 writel(RESETCON_DMT_TIMEOUT
, PIC32_CLR(rst_base
));
122 return v
& RESETCON_DMT_TIMEOUT
;
125 static int pic32_dmt_start(struct watchdog_device
*wdd
)
127 struct pic32_dmt
*dmt
= watchdog_get_drvdata(wdd
);
130 return dmt_keepalive(dmt
);
133 static int pic32_dmt_stop(struct watchdog_device
*wdd
)
135 struct pic32_dmt
*dmt
= watchdog_get_drvdata(wdd
);
142 static int pic32_dmt_ping(struct watchdog_device
*wdd
)
144 struct pic32_dmt
*dmt
= watchdog_get_drvdata(wdd
);
146 return dmt_keepalive(dmt
);
149 static const struct watchdog_ops pic32_dmt_fops
= {
150 .owner
= THIS_MODULE
,
151 .start
= pic32_dmt_start
,
152 .stop
= pic32_dmt_stop
,
153 .ping
= pic32_dmt_ping
,
156 static const struct watchdog_info pic32_dmt_ident
= {
157 .options
= WDIOF_KEEPALIVEPING
|
159 .identity
= "PIC32 Deadman Timer",
162 static struct watchdog_device pic32_dmt_wdd
= {
163 .info
= &pic32_dmt_ident
,
164 .ops
= &pic32_dmt_fops
,
167 static void pic32_clk_disable_unprepare(void *data
)
169 clk_disable_unprepare(data
);
172 static int pic32_dmt_probe(struct platform_device
*pdev
)
174 struct device
*dev
= &pdev
->dev
;
176 struct pic32_dmt
*dmt
;
177 struct watchdog_device
*wdd
= &pic32_dmt_wdd
;
179 dmt
= devm_kzalloc(dev
, sizeof(*dmt
), GFP_KERNEL
);
183 dmt
->regs
= devm_platform_ioremap_resource(pdev
, 0);
184 if (IS_ERR(dmt
->regs
))
185 return PTR_ERR(dmt
->regs
);
187 dmt
->clk
= devm_clk_get(dev
, NULL
);
188 if (IS_ERR(dmt
->clk
)) {
189 dev_err(dev
, "clk not found\n");
190 return PTR_ERR(dmt
->clk
);
193 ret
= clk_prepare_enable(dmt
->clk
);
196 ret
= devm_add_action_or_reset(dev
, pic32_clk_disable_unprepare
,
201 wdd
->timeout
= pic32_dmt_get_timeout_secs(dmt
);
203 dev_err(dev
, "failed to read watchdog register timeout\n");
207 dev_info(dev
, "timeout %d\n", wdd
->timeout
);
209 wdd
->bootstatus
= pic32_dmt_bootstatus(dmt
) ? WDIOF_CARDRESET
: 0;
211 watchdog_set_nowayout(wdd
, WATCHDOG_NOWAYOUT
);
212 watchdog_set_drvdata(wdd
, dmt
);
214 ret
= devm_watchdog_register_device(dev
, wdd
);
218 platform_set_drvdata(pdev
, wdd
);
222 static const struct of_device_id pic32_dmt_of_ids
[] = {
223 { .compatible
= "microchip,pic32mzda-dmt",},
226 MODULE_DEVICE_TABLE(of
, pic32_dmt_of_ids
);
228 static struct platform_driver pic32_dmt_driver
= {
229 .probe
= pic32_dmt_probe
,
232 .of_match_table
= of_match_ptr(pic32_dmt_of_ids
),
236 module_platform_driver(pic32_dmt_driver
);
238 MODULE_AUTHOR("Purna Chandra Mandal <purna.mandal@microchip.com>");
239 MODULE_DESCRIPTION("Microchip PIC32 DMT Driver");
240 MODULE_LICENSE("GPL");