Linux 3.15-rc1
[linux/fpc-iii.git] / arch / mips / kernel / smp-cmp.c
blob3ef55fb7ac036c7d52eb0766c3b7c5c4a687b02f
1 /*
2 * This program is free software; you can distribute it and/or modify it
3 * under the terms of the GNU General Public License (Version 2) as
4 * published by the Free Software Foundation.
6 * This program is distributed in the hope it will be useful, but WITHOUT
7 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
8 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
9 * for more details.
11 * You should have received a copy of the GNU General Public License along
12 * with this program; if not, write to the Free Software Foundation, Inc.,
13 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
15 * Copyright (C) 2007 MIPS Technologies, Inc.
16 * Chris Dearman (chris@mips.com)
19 #undef DEBUG
21 #include <linux/kernel.h>
22 #include <linux/sched.h>
23 #include <linux/smp.h>
24 #include <linux/cpumask.h>
25 #include <linux/interrupt.h>
26 #include <linux/compiler.h>
28 #include <linux/atomic.h>
29 #include <asm/cacheflush.h>
30 #include <asm/cpu.h>
31 #include <asm/processor.h>
32 #include <asm/hardirq.h>
33 #include <asm/mmu_context.h>
34 #include <asm/smp.h>
35 #include <asm/time.h>
36 #include <asm/mipsregs.h>
37 #include <asm/mipsmtregs.h>
38 #include <asm/mips_mt.h>
39 #include <asm/amon.h>
40 #include <asm/gic.h>
42 static void cmp_init_secondary(void)
44 struct cpuinfo_mips *c __maybe_unused = &current_cpu_data;
46 /* Assume GIC is present */
47 change_c0_status(ST0_IM, STATUSF_IP3 | STATUSF_IP4 | STATUSF_IP6 |
48 STATUSF_IP7);
50 /* Enable per-cpu interrupts: platform specific */
52 #if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
53 if (cpu_has_mipsmt)
54 c->vpe_id = (read_c0_tcbind() >> TCBIND_CURVPE_SHIFT) &
55 TCBIND_CURVPE;
56 #endif
57 #ifdef CONFIG_MIPS_MT_SMTC
58 c->tc_id = (read_c0_tcbind() & TCBIND_CURTC) >> TCBIND_CURTC_SHIFT;
59 #endif
62 static void cmp_smp_finish(void)
64 pr_debug("SMPCMP: CPU%d: %s\n", smp_processor_id(), __func__);
66 /* CDFIXME: remove this? */
67 write_c0_compare(read_c0_count() + (8 * mips_hpt_frequency / HZ));
69 #ifdef CONFIG_MIPS_MT_FPAFF
70 /* If we have an FPU, enroll ourselves in the FPU-full mask */
71 if (cpu_has_fpu)
72 cpu_set(smp_processor_id(), mt_fpu_cpumask);
73 #endif /* CONFIG_MIPS_MT_FPAFF */
75 local_irq_enable();
78 static void cmp_cpus_done(void)
80 pr_debug("SMPCMP: CPU%d: %s\n", smp_processor_id(), __func__);
84 * Setup the PC, SP, and GP of a secondary processor and start it running
85 * smp_bootstrap is the place to resume from
86 * __KSTK_TOS(idle) is apparently the stack pointer
87 * (unsigned long)idle->thread_info the gp
89 static void cmp_boot_secondary(int cpu, struct task_struct *idle)
91 struct thread_info *gp = task_thread_info(idle);
92 unsigned long sp = __KSTK_TOS(idle);
93 unsigned long pc = (unsigned long)&smp_bootstrap;
94 unsigned long a0 = 0;
96 pr_debug("SMPCMP: CPU%d: %s cpu %d\n", smp_processor_id(),
97 __func__, cpu);
99 #if 0
100 /* Needed? */
101 flush_icache_range((unsigned long)gp,
102 (unsigned long)(gp + sizeof(struct thread_info)));
103 #endif
105 amon_cpu_start(cpu, pc, sp, (unsigned long)gp, a0);
109 * Common setup before any secondaries are started
111 void __init cmp_smp_setup(void)
113 int i;
114 int ncpu = 0;
116 pr_debug("SMPCMP: CPU%d: %s\n", smp_processor_id(), __func__);
118 #ifdef CONFIG_MIPS_MT_FPAFF
119 /* If we have an FPU, enroll ourselves in the FPU-full mask */
120 if (cpu_has_fpu)
121 cpu_set(0, mt_fpu_cpumask);
122 #endif /* CONFIG_MIPS_MT_FPAFF */
124 for (i = 1; i < NR_CPUS; i++) {
125 if (amon_cpu_avail(i)) {
126 set_cpu_possible(i, true);
127 __cpu_number_map[i] = ++ncpu;
128 __cpu_logical_map[ncpu] = i;
132 if (cpu_has_mipsmt) {
133 unsigned int nvpe = 1;
134 #ifdef CONFIG_MIPS_MT_SMP
135 unsigned int mvpconf0 = read_c0_mvpconf0();
137 nvpe = ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT) + 1;
138 #elif defined(CONFIG_MIPS_MT_SMTC)
139 unsigned int mvpconf0 = read_c0_mvpconf0();
141 nvpe = ((mvpconf0 & MVPCONF0_PTC) >> MVPCONF0_PTC_SHIFT) + 1;
142 #endif
143 smp_num_siblings = nvpe;
145 pr_info("Detected %i available secondary CPU(s)\n", ncpu);
148 void __init cmp_prepare_cpus(unsigned int max_cpus)
150 pr_debug("SMPCMP: CPU%d: %s max_cpus=%d\n",
151 smp_processor_id(), __func__, max_cpus);
153 #ifdef CONFIG_MIPS_MT
155 * FIXME: some of these options are per-system, some per-core and
156 * some per-cpu
158 mips_mt_set_cpuoptions();
159 #endif
163 struct plat_smp_ops cmp_smp_ops = {
164 .send_ipi_single = gic_send_ipi_single,
165 .send_ipi_mask = gic_send_ipi_mask,
166 .init_secondary = cmp_init_secondary,
167 .smp_finish = cmp_smp_finish,
168 .cpus_done = cmp_cpus_done,
169 .boot_secondary = cmp_boot_secondary,
170 .smp_setup = cmp_smp_setup,
171 .prepare_cpus = cmp_prepare_cpus,