Linux 3.15-rc1
[linux/fpc-iii.git] / arch / mips / mti-malta / malta-time.c
blob319009912142414c72862a04adf083136f1cdd45
1 /*
2 * Carsten Langgaard, carstenl@mips.com
3 * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
5 * This program is free software; you can distribute it and/or modify it
6 * under the terms of the GNU General Public License (Version 2) as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
18 * Setting up the clock on the MIPS boards.
20 #include <linux/types.h>
21 #include <linux/i8253.h>
22 #include <linux/init.h>
23 #include <linux/kernel_stat.h>
24 #include <linux/sched.h>
25 #include <linux/spinlock.h>
26 #include <linux/interrupt.h>
27 #include <linux/timex.h>
28 #include <linux/mc146818rtc.h>
30 #include <asm/cpu.h>
31 #include <asm/mipsregs.h>
32 #include <asm/mipsmtregs.h>
33 #include <asm/hardirq.h>
34 #include <asm/irq.h>
35 #include <asm/div64.h>
36 #include <asm/setup.h>
37 #include <asm/time.h>
38 #include <asm/mc146818-time.h>
39 #include <asm/msc01_ic.h>
40 #include <asm/gic.h>
42 #include <asm/mips-boards/generic.h>
43 #include <asm/mips-boards/maltaint.h>
45 static int mips_cpu_timer_irq;
46 static int mips_cpu_perf_irq;
47 extern int cp0_perfcount_irq;
49 static void mips_timer_dispatch(void)
51 do_IRQ(mips_cpu_timer_irq);
54 static void mips_perf_dispatch(void)
56 do_IRQ(mips_cpu_perf_irq);
59 static unsigned int freqround(unsigned int freq, unsigned int amount)
61 freq += amount;
62 freq -= freq % (amount*2);
63 return freq;
67 * Estimate CPU and GIC frequencies.
69 static void __init estimate_frequencies(void)
71 unsigned long flags;
72 unsigned int count, start;
73 #ifdef CONFIG_IRQ_GIC
74 unsigned int giccount = 0, gicstart = 0;
75 #endif
77 #if defined (CONFIG_KVM_GUEST) && defined (CONFIG_KVM_HOST_FREQ)
78 unsigned int prid = read_c0_prid() & (PRID_COMP_MASK | PRID_IMP_MASK);
81 * XXXKYMA: hardwire the CPU frequency to Host Freq/4
83 count = (CONFIG_KVM_HOST_FREQ * 1000000) >> 3;
84 if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
85 (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
86 count *= 2;
88 mips_hpt_frequency = count;
89 return;
90 #endif
92 local_irq_save(flags);
94 /* Start counter exactly on falling edge of update flag. */
95 while (CMOS_READ(RTC_REG_A) & RTC_UIP);
96 while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
98 /* Initialize counters. */
99 start = read_c0_count();
100 #ifdef CONFIG_IRQ_GIC
101 if (gic_present)
102 GICREAD(GIC_REG(SHARED, GIC_SH_COUNTER_31_00), gicstart);
103 #endif
105 /* Read counter exactly on falling edge of update flag. */
106 while (CMOS_READ(RTC_REG_A) & RTC_UIP);
107 while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
109 count = read_c0_count();
110 #ifdef CONFIG_IRQ_GIC
111 if (gic_present)
112 GICREAD(GIC_REG(SHARED, GIC_SH_COUNTER_31_00), giccount);
113 #endif
115 local_irq_restore(flags);
117 count -= start;
118 mips_hpt_frequency = count;
120 #ifdef CONFIG_IRQ_GIC
121 if (gic_present) {
122 giccount -= gicstart;
123 gic_frequency = giccount;
125 #endif
128 void read_persistent_clock(struct timespec *ts)
130 ts->tv_sec = mc146818_get_cmos_time();
131 ts->tv_nsec = 0;
134 static void __init plat_perf_setup(void)
136 #ifdef MSC01E_INT_BASE
137 if (cpu_has_veic) {
138 set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch);
139 mips_cpu_perf_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
140 } else
141 #endif
142 if (cp0_perfcount_irq >= 0) {
143 if (cpu_has_vint)
144 set_vi_handler(cp0_perfcount_irq, mips_perf_dispatch);
145 mips_cpu_perf_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
146 #ifdef CONFIG_SMP
147 irq_set_handler(mips_cpu_perf_irq, handle_percpu_irq);
148 #endif
152 unsigned int get_c0_compare_int(void)
154 #ifdef MSC01E_INT_BASE
155 if (cpu_has_veic) {
156 set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch);
157 mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
158 } else
159 #endif
161 if (cpu_has_vint)
162 set_vi_handler(cp0_compare_irq, mips_timer_dispatch);
163 mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
166 return mips_cpu_timer_irq;
169 static void __init init_rtc(void)
171 /* stop the clock whilst setting it up */
172 CMOS_WRITE(RTC_SET | RTC_24H, RTC_CONTROL);
174 /* 32KHz time base */
175 CMOS_WRITE(RTC_REF_CLCK_32KHZ, RTC_FREQ_SELECT);
177 /* start the clock */
178 CMOS_WRITE(RTC_24H, RTC_CONTROL);
181 void __init plat_time_init(void)
183 unsigned int prid = read_c0_prid() & (PRID_COMP_MASK | PRID_IMP_MASK);
184 unsigned int freq;
186 init_rtc();
187 estimate_frequencies();
189 freq = mips_hpt_frequency;
190 if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
191 (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
192 freq *= 2;
193 freq = freqround(freq, 5000);
194 printk("CPU frequency %d.%02d MHz\n", freq/1000000,
195 (freq%1000000)*100/1000000);
197 mips_scroll_message();
199 #ifdef CONFIG_I8253
200 /* Only Malta has a PIT. */
201 setup_pit_timer();
202 #endif
204 #ifdef CONFIG_IRQ_GIC
205 if (gic_present) {
206 freq = freqround(gic_frequency, 5000);
207 printk("GIC frequency %d.%02d MHz\n", freq/1000000,
208 (freq%1000000)*100/1000000);
209 #ifdef CONFIG_CSRC_GIC
210 gic_clocksource_init(gic_frequency);
211 #endif
213 #endif
215 plat_perf_setup();