2 * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the NetLogic
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
15 * 1. Redistributions of source code must retain the above copyright
16 * notice, this list of conditions and the following disclaimer.
17 * 2. Redistributions in binary form must reproduce the above copyright
18 * notice, this list of conditions and the following disclaimer in
19 * the documentation and/or other materials provided with the
22 * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
29 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
31 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
32 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35 #include <linux/kernel.h>
36 #include <linux/delay.h>
37 #include <linux/init.h>
38 #include <linux/smp.h>
39 #include <linux/irq.h>
41 #include <asm/mmu_context.h>
43 #include <asm/netlogic/interrupt.h>
44 #include <asm/netlogic/mips-extns.h>
45 #include <asm/netlogic/haldefs.h>
46 #include <asm/netlogic/common.h>
48 #if defined(CONFIG_CPU_XLP)
49 #include <asm/netlogic/xlp-hal/iomap.h>
50 #include <asm/netlogic/xlp-hal/xlp.h>
51 #include <asm/netlogic/xlp-hal/pic.h>
52 #elif defined(CONFIG_CPU_XLR)
53 #include <asm/netlogic/xlr/iomap.h>
54 #include <asm/netlogic/xlr/pic.h>
55 #include <asm/netlogic/xlr/xlr.h>
60 void nlm_send_ipi_single(int logical_cpu
, unsigned int action
)
65 cpu
= cpu_logical_map(logical_cpu
);
66 node
= nlm_cpuid_to_node(cpu
);
67 picbase
= nlm_get_node(node
)->picbase
;
69 if (action
& SMP_CALL_FUNCTION
)
70 nlm_pic_send_ipi(picbase
, cpu
, IRQ_IPI_SMP_FUNCTION
, 0);
71 if (action
& SMP_RESCHEDULE_YOURSELF
)
72 nlm_pic_send_ipi(picbase
, cpu
, IRQ_IPI_SMP_RESCHEDULE
, 0);
75 void nlm_send_ipi_mask(const struct cpumask
*mask
, unsigned int action
)
79 for_each_cpu(cpu
, mask
) {
80 nlm_send_ipi_single(cpu
, action
);
84 /* IRQ_IPI_SMP_FUNCTION Handler */
85 void nlm_smp_function_ipi_handler(unsigned int irq
, struct irq_desc
*desc
)
89 smp_call_function_interrupt();
93 /* IRQ_IPI_SMP_RESCHEDULE handler */
94 void nlm_smp_resched_ipi_handler(unsigned int irq
, struct irq_desc
*desc
)
103 * Called before going into mips code, early cpu init
105 void nlm_early_init_secondary(int cpu
)
107 change_c0_config(CONF_CM_CMASK
, 0x3);
108 #ifdef CONFIG_CPU_XLP
111 write_c0_ebase(nlm_current_node()->ebase
);
115 * Code to run on secondary just after probing the CPU
117 static void nlm_init_secondary(void)
121 hwtid
= hard_smp_processor_id();
122 current_cpu_data
.core
= hwtid
/ NLM_THREADS_PER_CORE
;
123 nlm_percpu_init(hwtid
);
124 nlm_smp_irq_init(hwtid
);
127 void nlm_prepare_cpus(unsigned int max_cpus
)
129 /* declare we are SMT capable */
130 smp_num_siblings
= nlm_threads_per_core
;
133 void nlm_smp_finish(void)
138 void nlm_cpus_done(void)
143 * Boot all other cpus in the system, initialize them, and bring them into
146 unsigned long nlm_next_gp
;
147 unsigned long nlm_next_sp
;
148 static cpumask_t phys_cpu_present_mask
;
150 void nlm_boot_secondary(int logical_cpu
, struct task_struct
*idle
)
154 cpu
= cpu_logical_map(logical_cpu
);
155 node
= nlm_cpuid_to_node(logical_cpu
);
156 nlm_next_sp
= (unsigned long)__KSTK_TOS(idle
);
157 nlm_next_gp
= (unsigned long)task_thread_info(idle
);
159 /* barrier for sp/gp store above */
161 nlm_pic_send_ipi(nlm_get_node(node
)->picbase
, cpu
, 1, 1); /* NMI */
164 void __init
nlm_smp_setup(void)
166 unsigned int boot_cpu
;
167 int num_cpus
, i
, ncore
, node
;
168 volatile u32
*cpu_ready
= nlm_get_boot_data(BOOT_CPU_READY
);
171 boot_cpu
= hard_smp_processor_id();
172 cpumask_clear(&phys_cpu_present_mask
);
174 cpumask_set_cpu(boot_cpu
, &phys_cpu_present_mask
);
175 __cpu_number_map
[boot_cpu
] = 0;
176 __cpu_logical_map
[0] = boot_cpu
;
177 set_cpu_possible(0, true);
180 for (i
= 0; i
< NR_CPUS
; i
++) {
182 * cpu_ready array is not set for the boot_cpu,
183 * it is only set for ASPs (see smpboot.S)
186 cpumask_set_cpu(i
, &phys_cpu_present_mask
);
187 __cpu_number_map
[i
] = num_cpus
;
188 __cpu_logical_map
[num_cpus
] = i
;
189 set_cpu_possible(num_cpus
, true);
190 node
= nlm_cpuid_to_node(i
);
191 cpumask_set_cpu(num_cpus
, &nlm_get_node(node
)->cpumask
);
196 cpumask_scnprintf(buf
, ARRAY_SIZE(buf
), &phys_cpu_present_mask
);
197 pr_info("Physical CPU mask: %s\n", buf
);
198 cpumask_scnprintf(buf
, ARRAY_SIZE(buf
), cpu_possible_mask
);
199 pr_info("Possible CPU mask: %s\n", buf
);
201 /* check with the cores we have worken up */
202 for (ncore
= 0, i
= 0; i
< NLM_NR_NODES
; i
++)
203 ncore
+= hweight32(nlm_get_node(i
)->coremask
);
205 pr_info("Detected (%dc%dt) %d Slave CPU(s)\n", ncore
,
206 nlm_threads_per_core
, num_cpus
);
208 /* switch NMI handler to boot CPUs */
209 nlm_set_nmi_handler(nlm_boot_secondary_cpus
);
212 static int nlm_parse_cpumask(cpumask_t
*wakeup_mask
)
214 uint32_t core0_thr_mask
, core_thr_mask
;
215 int threadmode
, i
, j
;
218 for (i
= 0; i
< NLM_THREADS_PER_CORE
; i
++)
219 if (cpumask_test_cpu(i
, wakeup_mask
))
220 core0_thr_mask
|= (1 << i
);
221 switch (core0_thr_mask
) {
223 nlm_threads_per_core
= 1;
227 nlm_threads_per_core
= 2;
231 nlm_threads_per_core
= 4;
238 /* Verify other cores CPU masks */
239 for (i
= 0; i
< NR_CPUS
; i
+= NLM_THREADS_PER_CORE
) {
241 for (j
= 0; j
< NLM_THREADS_PER_CORE
; j
++)
242 if (cpumask_test_cpu(i
+ j
, wakeup_mask
))
243 core_thr_mask
|= (1 << j
);
244 if (core_thr_mask
!= 0 && core_thr_mask
!= core0_thr_mask
)
250 panic("Unsupported CPU mask %lx",
251 (unsigned long)cpumask_bits(wakeup_mask
)[0]);
255 int nlm_wakeup_secondary_cpus(void)
260 /* verify the mask and setup core config variables */
261 threadmode
= nlm_parse_cpumask(&nlm_cpumask
);
263 /* Setup CPU init parameters */
264 reset_data
= nlm_get_boot_data(BOOT_THREAD_MODE
);
265 *reset_data
= threadmode
;
267 #ifdef CONFIG_CPU_XLP
268 xlp_wakeup_secondary_cpus();
270 xlr_wakeup_secondary_cpus();
275 struct plat_smp_ops nlm_smp_ops
= {
276 .send_ipi_single
= nlm_send_ipi_single
,
277 .send_ipi_mask
= nlm_send_ipi_mask
,
278 .init_secondary
= nlm_init_secondary
,
279 .smp_finish
= nlm_smp_finish
,
280 .cpus_done
= nlm_cpus_done
,
281 .boot_secondary
= nlm_boot_secondary
,
282 .smp_setup
= nlm_smp_setup
,
283 .prepare_cpus
= nlm_prepare_cpus
,